ISCAS 2003:
Bangkok,
Thailand - Volume 5
- Michael W. Baker, Serhii M. Zhak, Rahul Sarpeshkar:
A micropower envelope detector for audio applications.
1-4
Electronic Edition (link) BibTeX
- Rizwan Bashirullah, Wentai Liu, Ying Ji, Gurhan Alper Kendir, Mohanasankar Sivaprakasam, Guoxing Wang, B. Pundi:
A smart bi-directional telemetry unit for retinal prosthetic device.
5-8
Electronic Edition (link) BibTeX
- Alexander Frey, Martin Jenkner, Meinrad Schienle, Christian Paulus, Birgit Holzapfl, Petra Schindler-Bauer, Franz Hofmann, D. Kuhlmeier, J. Krause, J. Albers, W. Gumbrecht, Doris Schmitt-Landsiedel, Roland Thewes:
Design of an integrated potentiostat circuit for CMOS bio sensor chips.
9-12
Electronic Edition (link) BibTeX
- G. Mulliken, Mihir Naware, A. Bandyopadhyay, Gert Cauwenberghs, Nitish Thakor:
Distributed neurochemical sensing: in vitro experiments.
13-16
Electronic Edition (link) BibTeX
- Marek R. Ogiela, Ryszard Tadeusiewicz:
Visual signal processing and image understanding in biomedical systems.
17-20
Electronic Edition (link) BibTeX
354 KB)
- Thitiporn Chanwimaluang, Guoliang Fan:
An efficient blood vessel detection algorithm for retinal images using local entropy thresholding.
21-24
Electronic Edition (link) BibTeX
- P. D. Cristea:
Phase analysis of DNA genomic signals.
25-28
Electronic Edition (link) BibTeX
- Hamid Hassanpour, Mostefa Mesbah, Boualem Boashash:
Enhanced time-frequency features for neonatal EEG seizure detection.
29-32
Electronic Edition (link) BibTeX
- Pega Zarjam, Mostefa Mesbah, Boualem Boashash:
An optimal feature set for seizure detection systems for newborn EEG signals.
33-36
Electronic Edition (link) BibTeX
- Sandro A. P. Haddad, Sebastian Gieltjes, Richard Houben, Wouter A. Serdijn:
An ultra low-power dynamic translinear cardiac sense amplifier for pacemakers.
37-40
Electronic Edition (link) BibTeX
- Timothy Kuan-Ta Lu, Michael W. Baker, Christopher D. Salthouse, Ji-Jon Sit, Serhii M. Zhak, Rahul Sarpeshkar:
A micropower analog VLSI processing channel for bionic ears and speech-recognition front ends.
41-44
Electronic Edition (link) BibTeX
- Maysam Ghovanloo, Khalil Najafi:
A high-rate frequency shift keying demodulator chip for wireless biomedical implants.
45-48
Electronic Edition (link) BibTeX
- Andrea Gerosa, Andrea Neviani:
A very low-power 8-bit Sigma-Delta converter in a 0.8µm CMOS technology for the sensing chain of a cardiac pacemaker, operating down to 1.8 V.
49-52
Electronic Edition (link) BibTeX
- Jonathan Coulombe, Jean-François Gervais, Mohamad Sawan:
A cortical stimulator with monitoring capabilities using a novel 1 Mbps ASK data link.
53-56
Electronic Edition (link) BibTeX
- Shuenn-Yuh Lee, Shyh-Chyang Lee, Jia-Jin Jason Chen:
VLSI implementation of wireless bi-directional communication circuits for micro-stimulator.
57-60
Electronic Edition (link) BibTeX
- O. Omeni, Chris Toumazou:
A CMOS micro-power wideband data/power transfer system for biomedical implants.
61-64
Electronic Edition (link) BibTeX
- Karn Opasjumruskit, Naiyavudhi Wongkomet:
A CMOS current-to-LCD interface for portable amperometric sensing systems.
65-68
Electronic Edition (link) BibTeX
- Christian Panis, Raimund Leitner, Herbert Grünbacher, Jari Nurmi:
xLIW - a scaleable long instruction word.
69-72
Electronic Edition (link) BibTeX
- H. S. Ng, Sui-Tung Mak, Kai-Pui Lam:
Field programmable gate arrays and analog implementation of BRIN for optimization problems.
73-76
Electronic Edition (link) BibTeX
- Kamran Farzan, David A. Johns:
A low-complexity power-efficient signaling scheme for chip-to-chip communication.
77-80
Electronic Edition (link) BibTeX
- Robert Siegmund, Dietmar Müller:
Efficient modeling and synthesis of on-chip communication protocols for network-on-chip design.
81-84
Electronic Edition (link) BibTeX
- Marcus van Ierssel, Tooraj Esmailian, Ali Sheikholeslami, P. S. Pasupathy:
Signaling capacity of FR4 PCB traces for chip-to-chip communication.
85-88
Electronic Edition (link) BibTeX
- Kuo-Hsing Cheng, Chung-Yu Chang, Chia-Hung Wei:
A CMOS charge pump for sub-2.0 V operation.
89-92
Electronic Edition (link) BibTeX
- Nam-Seog Kim, Yong-Jin Yoon, Uk-Rae Cho, Hyun-Geun Byun:
New dynamic logic-level converters for high performance application.
93-96
Electronic Edition (link) BibTeX
- Ming-Dou Ker, Chia-Sheng Tsai:
Design of 2.5 V/5 V mixed-voltage CMOS I/O buffer with only thin oxide device and dynamic N-well bias circuit.
97-100
Electronic Edition (link) BibTeX
- Sang-Chul Moon, In-Cheol Park:
Area-efficient memory-based architecture for FFT processing.
101-104
Electronic Edition (link) BibTeX
- Hoseok Chang, Wonchul Lee, Wonyong Sung:
Optimization of power consumption for an ARM7-based multimedia handheld device.
105-108
Electronic Edition (link) BibTeX
- Zili Shao, Qingfeng Zhuge, Edwin Hsing-Mean Sha, Chantana Chantrapornchai:
Loop scheduling for minimizing schedule length and switching activities.
109-112
Electronic Edition (link) BibTeX
- Andreas Burg, Frank K. Gürkaynak, Hubert Kaeslin, Wolfgang Fichtner:
Variable delay ripple carry adder with carry chain interrupt detection.
113-116
Electronic Edition (link) BibTeX
- Jos Sulistyo, Dong Sam Ha:
5 GHz pipelined multiplier and MAC in 0.18µm complementary static CMOS.
117-120
Electronic Edition (link) BibTeX
- Hwang-Cherng Chow, I-Chyn Wey:
A 3.3 V 1 GHz low-latency pipelined Booth multiplier with new Manchester carry-pass adder.
121-124
Electronic Edition (link) BibTeX
- Siew Kei Lam, Devendra K. Chaudhaiy, Thambipillai Srikanthan:
Low cost logarithmic techniques for high-precision computations.
125-128
Electronic Edition (link) BibTeX
- Dimitrios Soudris, K. Sgouropoulos, Konstantinos Tatas, Vasilis F. Pavlidis, Adonios Thanailakis:
A methodology for implementing FIR filters and CAD tool development for designing RNS-based systems.
129-132
Electronic Edition (link) BibTeX
- Andrea Lodi, Carlo Chiesa, Fabio Campi, Mario Toma:
A flexible LUT-based carry chain for FPGAs.
133-136
Electronic Edition (link) BibTeX
- K. J. Cho, E. M. Choi, J. G. Chung, M. S. Lim, J. W. Kim:
Low-error fixed-width squarer design.
137-140
Electronic Edition (link) BibTeX
- Aamir A. Farooqui, Vojin G. Oklobdzija, Sadiq M. Sait:
Area-time optimal adder with relative placement generator.
141-144
Electronic Edition (link) BibTeX
- Guido Bertoni, A. Bircan, Luca Breveglieri, Pasqualina Fragneto, Marco Macchetti, Vittorio Zaccaria:
About the performances of the Advanced Encryption Standard in embedded systems with cache memory.
145-148
Electronic Edition (link) BibTeX
- Junhyung Um, Sangwoo Lee, Youngsoo Park, Sungik Jun, Thewhan KimU:
An efficient inverse multiplier/divider architecture for cryptography systems.
149-152
Electronic Edition (link) BibTeX
- Nicolas Sklavos, Odysseas G. Koufopavlou:
On the hardware implementations of the SHA-2 (256, 384, 512) hash functions.
153-156
Electronic Edition (link) BibTeX
- Wonjong Kim, Seungchul Kim, Hanjin Cho, Kwang-youb Lee:
A fast-serial finite field multiplier without increasing the number of registers.
157-160
Electronic Edition (link) BibTeX
- K.-C. B. Tan, T. Arslan:
Shift-accumulator ALU centric JPEG2000 5/3 lifting based discrete wavelet transform architecture.
161-164
Electronic Edition (link) BibTeX
- Harri Lampinen, Pauli Perälä, Olli Vainio:
Design of a self-timed asynchronous parallel FIR filter using CSCD.
165-168
Electronic Edition (link) BibTeX
- Rizwan Bashirullah, Wentai Liu, Ralph K. Cavin III:
Accurate delay model and experimental verification for current/voltage mode on-chip interconnects.
169-172
Electronic Edition (link) BibTeX
- Tay-Jyi Lin, Tsung-Hsun Yang, Chein-Wei Jen:
Area-effective FIR filter design for multiplier-less implementation.
173-176
Electronic Edition (link) BibTeX
- I. M. Hyjazie, Chunyan Wang:
An approach for improving the speed of content addressable memories.
177-180
Electronic Edition (link) BibTeX
- Yu-Cheng Fan, Hen-Wai Tsao:
Watermarking based IP core protection.
181-184
Electronic Edition (link) BibTeX
- Seong-Il Park, In-Cheol Park:
History-based memory mode prediction for improving memory performance.
185-188
Electronic Edition (link) BibTeX
- Mutlu Avci, Tülay Yildirim:
A coding method for 123 decision diagram pass transistor logic circuit synthesis.
189-192
Electronic Edition (link) BibTeX
- Yngvar Berg, Snorre Aunet, Omid Mirmotahari, Mats Høvin:
Novel recharge semi-floating-gate CMOS logic for multiple-valued systems.
193-196
Electronic Edition (link) BibTeX
- Xiao Yan Yu, Vojin G. Oklobdzija, William W. Walker:
An efficient transistor optimizer for custom circuits.
197-200
Electronic Edition (link) BibTeX
- Naofumi Homma, Takafumi Aoki, Makoto Motegi, Tatsuo Higuchi:
A framework of evolutionary graph generation system and its application to circuit synthesis.
201-204
Electronic Edition (link) BibTeX
- Nattha Sretasereekul, Hiroshi Saito, Masashi Imai, Euiseok Kim, Metehan Özcan, K. Thongnoo, Hiroshi Nakamura, Takashi Nanya:
A zero-time-overhead asynchronous four-phase controller.
205-208
Electronic Edition (link) BibTeX
- Kuo-Hsing Cheng, Yang-Han Lee, Wei-Chun Chang:
A new robust handshake for asymmetric asynchronous micro-pipelines.
209-212
Electronic Edition (link) BibTeX
- Reza Sedaghat:
A fast algorithm to reduce 2-dimensional assignment problems to 1-dimensional assignment problems for FPGA-based fault simulation.
213-216
Electronic Edition (link) BibTeX
- Partha Pratim Pande, Cristian Grecu, André Ivanov, Res Saleh:
Design of a switch for network on chip applications.
217-220
Electronic Edition (link) BibTeX
- S. Wei, K. Shimizu:
Modulo (2p ± 1) multipliers using a three-operand modular addition and Booth recoding based on signed-digit number arithmetic.
221-224
Electronic Edition (link) BibTeX
- Giorgos Dimitrakopoulos, Haridimos T. Vergos, Dimitris Nikolos, Costas Efstathiou:
A systematic methodology for designing area-time efficient parallel-prefix modulo 2/sup n/ - 1 adders.
225-228
Electronic Edition (link) BibTeX
- Ioannis Kouretas, Vassilis Paliouras:
High-radix redundant circuits for RNS modulo rn-1, rn, or rn+1.
229-232
Electronic Edition (link) BibTeX
- Peter Celinski, Derek Abbott, Sorin Dan Cotofana:
Area efficient, high speed parallel counter circuits using charge recycling threshold logic.
233-236
Electronic Edition (link) BibTeX
- Giorgos Dimitrakopoulos, Xrysovalantis Kavousianos, Dimitris Nikolos:
Virtual-scan: a novel approach for software-based self-testing of microprocessors.
237-240
Electronic Edition (link) BibTeX
- Sanghoon Choi, William R. Eisenstadt, Robert M. Fox:
Design of programmable embedded IF source for design self-test.
241-244
Electronic Edition (link) BibTeX
- Daniel Große, Rolf Drechsler:
Formal verification of LTL formulas for SystemC designs.
245-248
Electronic Edition (link) BibTeX
- Ansuman Banerjee, Pallab Dasgupta, Partha Pratim Chakrabarti:
Open computation tree logic with fairness.
249-252
Electronic Edition (link) BibTeX
- Marius Padure, Sorin Cotofana, Stamatis Vassiliadis:
Design and experimental results of a CMOS flip-flop featuring embedded threshold logic.
253-256
Electronic Edition (link) BibTeX
- Sang-Dae Shin, Hun Choi, Bai-Sun Kong:
Variable sampling window flip-flop for low-power application.
257-260
Electronic Edition (link) BibTeX
- Massimo Alioto, Gaetano Palumbo:
Design of MUX, XOR and D-latch SCL gates.
261-264
Electronic Edition (link) BibTeX
- Ya-Lan Tsao, Ming Hsuan Tan, Jun-Xian Teng, Shyh-Jye Jou:
Parameterized and low power DSP core for embedded systems.
265-268
Electronic Edition (link) BibTeX
- Shrutin Ulman:
Macromodel for short circuit power dissipation of submicron CMOS inverters and its application to design CMOS buffers.
269-272
Electronic Edition (link) BibTeX
- Magdy A. El-Moursy, Eby G. Friedman:
Inductive interconnect width optimization for low power.
273-276
Electronic Edition (link) BibTeX
- Edwin Naroska, Shanq-Jang Ruan, Feipei Lai, Uwe Schwiegelshohn, Le-Chin Liu:
On optimizing power and crosstalk for bus coupling capacitance using genetic algorithms.
277-280
Electronic Edition (link) BibTeX
- D. S. Hong, Mourad N. El-Gamal:
Low operating voltage and short settling time CMOS charge pump for MEMS applications.
281-284
Electronic Edition (link) BibTeX
- Louie Pylarinos, Khoman Phang:
Analysis of output ripple in multi-phase clocked charge pumps.
285-288
Electronic Edition (link) BibTeX
- Ali Abbasian, S. H. Rasouli, Ali Afzali-Kusha, Mehrdad Nourani:
No-race charge recycling complementary pass transistor logic (NCRCPL) for low power applications.
289-292
Electronic Edition (link) BibTeX
- Jiun-In Guo, Chih-Da Chien, Chien-Chang Lin:
A parameterized low power design for the variable-length discrete Fourier transform using dynamic pipelining.
293-296
Electronic Edition (link) BibTeX
- Hojun Kim, Jin-Gyun Chung:
Minimizing switching activity in input word by offset and its low power applications for FIR filters.
297-300
Electronic Edition (link) BibTeX
- Kuang-Fu Cheng, Sau-Gee Chen:
A low-complexity correlation algorithm.
301-304
Electronic Edition (link) BibTeX
- Pedro Julián, Andreas G. Andreou, Pablo Sergio Mandolesi, David H. Goldberg:
A low-power CMOS integrated circuit for bearing estimation.
305-308
Electronic Edition (link) BibTeX
- Lap-Fai Leung, Chi-Ying Tsui, Wing-Hung Ki:
Simultaneous task allocation, scheduling and voltage assignment for multiple-processors-core systems using mixed integer nonlinear programming.
309-312
Electronic Edition (link) BibTeX
- Saraju P. Mohanty, N. Ranganathan, Sunil K. Chappidi:
An ILP-based scheduling scheme for energy efficient high performance datapath synthesis.
313-316
Electronic Edition (link) BibTeX
- Mingyan Zhang, Jiangmin Gu, Chip-Hong Chang:
A novel hybrid pass logic with static CMOS output drive full-adder cell.
317-320
Electronic Edition (link) BibTeX
- Jiangmin Gu, Chip-Hong Chang:
Ultra low voltage, low power 4-2 compressor for high speed multiplications.
321-324
Electronic Edition (link) BibTeX
- Asim J. Al-Khalili, Aiping Hu:
Design of a 32-bit squarer - exploiting addition redundancy.
325-328
Electronic Edition (link) BibTeX
- Yinshui Xia, B. Ali, A. E. A. Almaini:
Area and power optimization of FPRM function based circuits.
329-332
Electronic Edition (link) BibTeX
- Anders Berkeman, Viktor Öwall:
A configurable divider using digit recurrence.
333-336
Electronic Edition (link) BibTeX
- Pak-Keung Leung, Chiu-sing Choy, Cheong-fat Chan, Kong-Pang Pun:
A low power asynchronous GF(2/sup 173/) ALU for elliptic curve crypto-processor.
337-340
Electronic Edition (link) BibTeX
- Ahmet T. Erdogan, Tughrul Arslan:
Low power block based FIR filtering cores.
341-344
Electronic Edition (link) BibTeX
- Masayoshi Fujino, Vasily G. Moshnyaga:
Dynamic operand transformation for low-power multiplier-accumulator design.
345-348
Electronic Edition (link) BibTeX
- Vinita V. Deodhar, Jeffrey A. Davis:
Voltage scaling and repeater insertion for high-throughput low-power interconnects.
349-352
Electronic Edition (link) BibTeX
- M. Hasan, Tughrul Arslan:
A triple port RAM based low power commutator architecture for a pipelined FFT processor.
353-356
Electronic Edition (link) BibTeX
- Richard C. S. Morling, Izzet Kale, S. J. Morris, F. Custode:
DSP engine for ultra-low-power audio applications.
357-360
Electronic Edition (link) BibTeX
- Sunan Tugsinavisut, Suwicha Jirayucharoensak, Peter A. Beerel:
An asynchronous pipeline comparisons with application to DCT matrix-vector multiplication.
361-364
Electronic Edition (link) BibTeX
- Shao-Sheng Yang, Pao-Lin Guo, Tsin-Yuan Chang, Jin-Hua Hong:
A multi-phase charge-sharing technique without external capacitor for low-power TFT-LCD column drivers.
365-368
Electronic Edition (link) BibTeX
- Jader A. De Lima:
An active leakage-injection scheme applied to low-voltage SRAMs.
369-372
Electronic Edition (link) BibTeX
- Chi-Sheng Lin, Kuan-Hua Chen, Bin-Da Liu:
Low-power and low-voltage fully parallel content-addressable memory.
373-376
Electronic Edition (link) BibTeX
- Byung-Do Yang, Lee-Sup Kim:
A low power charge sharing ROM using dummy bit lines.
377-380
Electronic Edition (link) BibTeX
- Chien-Chung Chua, Bah-Hwee Gwee, Joseph Sylvester Chang:
A low-voltage micropower asynchronous multiplier for a multiplierless FIR filter.
381-384
Electronic Edition (link) BibTeX
- Alberto Macii, Enrico Macii, Massimo Poncino:
Increasing the locality of memory access patterns by low-overhead hardware address relocation.
385-388
Electronic Edition (link) BibTeX
- Chunhong Chen, Jiang Zhao, Majid Ahmadi:
A semi-Gray encoding algorithm for low-power state assignment.
389-392
Electronic Edition (link) BibTeX
- Marek Wróblewski, Matthias Müller, Andreas Wortmann, Sven Simon, Wilhelm Pieper, Josef A. Nossek:
A power efficient register file architecture using master latch sharing.
393-396
Electronic Edition (link) BibTeX
- Sei Hyung Jang:
A new synchronous mirror delay with an auto-skew-generation circuit.
397-400
Electronic Edition (link) BibTeX
- Olivier Thomas, Amara Amara:
An SOI 4 transistors self-refresh ultra-low-voltage memory cell.
401-404
Electronic Edition (link) BibTeX
- Hing-mo Lam, Chi-Ying Tsui:
High performance and low power completion detection circuit.
405-408
Electronic Edition (link) BibTeX
- Toshifumi Enomoto, Tomohito Ei:
Low-power CMOS circuit techniques for motion estimators.
409-412
Electronic Edition (link) BibTeX
- Alberto Nannarelli, Gian-Carlo Cardarilli, Marco Re:
Power-delay tradeoffs in residue number system.
413-416
Electronic Edition (link) BibTeX
- Eleftheria Athanasopoulou, Christoforos N. Hadjicostis:
Upper and lower bounds on FSM switching activity.
417-420
Electronic Edition (link) BibTeX
- Luigi Carro, Edgard de Faria Corrêa, R. Cardozo, Fernando Moraes, Sergio Bampi:
Exploiting reconfigurability for low-power control of embedded processors.
421-424
Electronic Edition (link) BibTeX
- Kuo-Hsing Cheng, Yung-Hsiang Lin:
A dual-pulse-clock double edge triggered flip-flop for low voltage and high speed application.
425-428
Electronic Edition (link) BibTeX
- Mircea R. Stan, Marco Barcella:
MTCMOS with outer feedback (MTOF) flip-flops.
429-432
Electronic Edition (link) BibTeX
- Vesa Lahtinen, Erno Salminen, Kimmo Kuusilinna, Timo D. Hämäläinen:
Comparison of synthesized bus and crossbar interconnection architectures.
433-436
Electronic Edition (link) BibTeX
- Thomas Olsson, Peter Nilsson:
A digitally controlled PLL for digital SOCs.
437-440
Electronic Edition (link) BibTeX
- P. C. Chen, James B. Kuo:
Novel sub-1V CMOS domino dynamic logic circuit using a direct bootstrap (DB) technique for low-voltage CMOS VLSI.
441-444
Electronic Edition (link) BibTeX
- Su Kio, Kian Haur Chong, Carl Sechen:
A low power delayed-clocks generation and distribution system.
445-448
Electronic Edition (link) BibTeX
- Faisal A. Musa, Anthony Chan Carusone:
Clock recovery in high-speed multilevel serial links.
449-452
Electronic Edition (link) BibTeX
- Turan Demirci, Ilhan Hatirnaz, Yusuf Leblebici:
Full-custom CMOS realization of a high-performance binary sorting engine with linear area-time complexity.
453-456
Electronic Edition (link) BibTeX
- Sadiq M. Sait, Aiman H. El-Maleh, Rush H. Al-Abuji:
Simulated evolution algorithm for multiobjective VLSI netlist bi-partitioning.
457-460
Electronic Edition (link) BibTeX
- Renato Fernandes Hentschke, Ricardo Reis:
Plic-Plac: a novel constructive algorithm for placement.
461-464
Electronic Edition (link) BibTeX
- Niwat Waropus, Rajendar Koltur, Malgorzata Chrzanowska-Jeske:
Graph-based approach to evaluate net routability of a floorplan.
465-468
Electronic Edition (link) BibTeX
- Michael A. Soderstrand:
CSD multipliers for FPGA DSP applications.
469-472
Electronic Edition (link) BibTeX
- Andrey V. Mezhiba, Eby G. Friedman:
Electrical characteristics of multi-layer power distribution grids.
473-476
Electronic Edition (link) BibTeX
- Noha H. Mahmoud, Yehea I. Ismail:
Accurate rise time and overshoots estimation in RLC interconnects.
477-480
Electronic Edition (link) BibTeX
- Mohamed A. Elgamel, Kannan S. Tharmalingam, Magdy A. Bayoumi:
Noise-constrained interconnect optimization for nanometer technologies.
481-484
Electronic Edition (link) BibTeX
- Ming-Fu Hsiao, Malgorzata Marek-Sadowska, Sao-Jie Chen:
A crosstalk aware two-pin net router.
485-488
Electronic Edition (link) BibTeX
- Sarat C. Maruvada, Karthik Krishnamoorthy, Subodh Annojvala, Florin Balasa:
Placement with symmetry constraints for analog layout using red-black trees.
489-492
Electronic Edition (link) BibTeX
- Yuchun Ma, Xianlong Hong, Sheqin Dong, Yici Cai, Song Chen, Chung-Kuan Cheng, Jun Gu:
Arbitrary convex and concave rectilinear block packing based on corner block list.
493-496
Electronic Edition (link) BibTeX
- Sadiq M. Sait, Aiman H. El-Maleh, Raslan H. Al-Abaji:
General iterative heuristics for VLSI multiobjective partitioning.
497-500
Electronic Edition (link) BibTeX
- Jyh Perng Fang, Sao Jie Chen:
Tile-graph-based power planning.
501-504
Electronic Edition (link) BibTeX
- Eun-Gu Jung, Byung-Soo Choi, Dong-Ik Lee:
High performance asynchronous bus for SoC.
505-508
Electronic Edition (link) BibTeX
- Ming-Fu Hsiao, Malgorzata Marek-Sadowska, Sao-Jie Chen:
Minimizing coupling jitter by buffer resizing for coupled clock networks.
509-512
Electronic Edition (link) BibTeX
- Ken-ichi Okada, Kento Yamaoka, Hidetoshi Onodera:
Statistical modeling of gate-delay variation with consideration of intra-gate variability.
513-516
Electronic Edition (link) BibTeX
- M. M. Mansour, Amit Mehrotra:
Efficient core designs based on parameterized macrocells with accurate delay models.
517-520
Electronic Edition (link) BibTeX
- Chien-In Henry Chen, Kiran George:
Configurable two-dimensional linear feedback shifter registers for deterministic and random patterns [logic BIST].
521-524
Electronic Edition (link) BibTeX
- Dun Zhao, Shambhu Upudhyaya:
A resource balancing approach to SoC test scheduling.
525-528
Electronic Edition (link) BibTeX
- Christoforos N. Hadjicostis:
Aliasing probability calculations in nonlinear compactors.
529-532
Electronic Edition (link) BibTeX
- Beatriz Olleta, Lance Juffer, Degang Chen, Randall L. Geiger:
A deterministic dynamic element matching approach to ADC testing.
533-536
Electronic Edition (link) BibTeX
- Kumar L. Parthasarathy, Le Jin, Turker Kuyel, Dana Price, Degang Chen, Randall L. Geiger:
Experimental evaluation and validation of a BIST algorithm for characterization of A/D converter performance.
537-540
Electronic Edition (link) BibTeX
- Mohammad H. Tehranipour, Mehrdad Nourani, Seid Mehdi Fakhraie, Ali Afzali-Kusha:
Systematic test program generation for SoC testing using embedded processor.
541-544
Electronic Edition (link) BibTeX
- Aiman H. El-Maleh, Khaled Al-Utaibi:
On efficient extraction of partially specified test sets for synchronous sequential circuits.
545-548
Electronic Edition (link) BibTeX
- Shyue-Kung Lu, Jian-Long Chen, Cheng-Wen Wu, Ken-Feng Chang, Shi-Yu Huang:
Combinational circuit fault diagnosis using logic emulation.
549-552
Electronic Edition (link) BibTeX
- Meng Lieh Sheu, Tai Ping Sun, Chi Wen Lu, Mon Chau Shie:
The fault detection of cross-check test scheme for infrared FPA.
553-556
Electronic Edition (link) BibTeX
- Alfio Zanchi, Ioannis Papantonopoulos, F. Tsay:
Measurement and SPICE prediction of sub-picosecond clock jitter in A/D converters.
557-560
Electronic Edition (link) BibTeX
- R. Rashidzadeh, Majid Ahmadi, William C. Miller:
A tester-on-chip implementation in 0.18µ CMOS utilizing a MEMS interface.
561-564
Electronic Edition (link) BibTeX
- Klaus D. Maier:
On-chip debug support for embedded Systems-on-Chip.
565-568
Electronic Edition (link) BibTeX
- Massimo Conti, Paolo Crippa, Francesco Fedecostunte, Simone Orcioni, F. Ricciardi, Claudio Turchetti, Loris Vendrame:
A modular test structure for CMOS mismatch characterization.
569-572
Electronic Edition (link) BibTeX
- D. G. Nikolos, Dimitris Nikolos, Haridimos T. Vergos, Costas Efstathiou:
Efficient BIST schemes for RNS datapaths.
573-576
Electronic Edition (link) BibTeX
- Kuo-Hsing Cheng, Shu-Yu Jiang, Zong-Shen Chen:
BIST for clock jitter measurements.
577-580
Electronic Edition (link) BibTeX
- Kaamran Raahemifar, Majid Ahmadi:
A new initialization technique for asynchronous circuits.
581-584
Electronic Edition (link) BibTeX
- Meigen Shen, Li-Rong Zheng, Hannu Tenhunen:
Case study of cost and performance trade-off analysis for mixed-signal integration in system-on-chip.
585-588
Electronic Edition (link) BibTeX
- Sebastien Bilavarn, Guy Gogniat, Jean Luc Philippe, Lilian Bossuet:
Fast prototyping of reconfigurable architectures from a C program.
589-592
Electronic Edition (link) BibTeX
- Issam Maalej, Guy Gogniat, Mohamed Abid, Jean Luc Philippe:
Interface design approach for system on chip based on configuration.
593-596
Electronic Edition (link) BibTeX
- Karen O. Egiazarian, Jaakko Astola, Radomir S. Stankovic, Milena Stankovic:
Circuit design from optimal wavelet packet series expressions.
597-600
Electronic Edition (link) BibTeX
- Qingfeng Zhuge, Edwin Hsing-Mean Sha, Chantana Chantrapornchai:
An Integrated Framework of Design Optimization and Space Minimization for DSP applications.
601-604
Electronic Edition (link) BibTeX
- Rüdiger Ebendt:
Reducing the number of variable movements in exact BDD minimization.
605-608
Electronic Edition (link) BibTeX
- Saeed Safari, Hadi Esmaeilzadeh, Amir-Hossein Jahangir:
A novel improvement technique for high-level test synthesis.
609-612
Electronic Edition (link) BibTeX
- Vassilis Androutsopoulos, T. J. W. Clarke, Mike Brookes:
Synthesis and optimization of interfaces between hardware modules with incompatible protocols.
613-616
Electronic Edition (link) BibTeX
- Hiroshi Saito, Euiseok Kim, Masashi Imai, Nattha Sretasereekul, Hiroshi Nakamura, Takashi Nanya:
Control signal sharing of asynchronous circuits using datapath delay information.
617-620
Electronic Edition (link) BibTeX
- Theerayod Wiangtong, Peter Y. K. Cheung, Wayne Luk:
Multitasking in hardware-software codesign for reconfigurable computer.
621-624
Electronic Edition (link) BibTeX
- Byoung-Woon Kim, Chong-Min Kyung:
System-on-Chip design using intellectual properties with imprecise design costs.
625-628
Electronic Edition (link) BibTeX
- Nattawut Thepayasuwan, Hua Tang, Alex Doboli:
An exploration-based binding and scheduling technique for synthesis of digital blocks for mixed-signal applications.
629-632
Electronic Edition (link) BibTeX
- Soonhak Kwon, Chang Hoon Kim, Chun Pyo Hong:
A systolic multiplier with LSB first algorithm over GF(2/sup m/) which is as efficient as the one with MSB first algorithm.
633-636
Electronic Edition (link) BibTeX
- Yonghee Im, Kaushik Roy:
A logic-aware layout methodology to enhance the noise immunity of domino circuits.
637-640
Electronic Edition (link) BibTeX
- Wu Jigang, Thambipillai Srikanthan:
Partial rerouting algorithm for reconfigurable VLSI arrays.
641-644
Electronic Edition (link) BibTeX
- Mineo Kaneko, Kazuaki Oshio:
Fault tolerant datapath based on algorithm redundancy and vote-writeback mechanism.
645-648
Electronic Edition (link) BibTeX
- Gian-Carlo Cardarilli, Marco Ottavi, Salvatore Pontarelli, Marco Re, Adelio Salsano:
A fault tolerant hardware based file system manager for solid state mass memory.
649-652
Electronic Edition (link) BibTeX
- Patrice Fleury, Alan F. Murray:
Mixed-signal VLSI implementation of the Products of Experts' contrastive divergence learning scheme.
653-656
Electronic Edition (link) BibTeX
- Akira Hirose, Kazuhiko Nakazawa:
Analog continuous-time recurrent decision circuit with high signal-voltage symmetry and delay-time equality.
657-660
Electronic Edition (link) BibTeX
- Harish K. Kashyap, Bansilal, P. Arun Koushik:
Hybrid neural network architecture for age identification of ancient Kannada scripts.
661-664
Electronic Edition (link) BibTeX
- Hoda S. Abdel-Aty-Zohdy, Jacob N. Allen, Robert L. Ewing:
Plastic NNs for biochemical detection.
665-668
Electronic Edition (link) BibTeX
- Mohammed A. Hasan:
Algorithms for computating principal and minor invariant subspaces of large matrices.
669-672
Electronic Edition (link) BibTeX
- Hongxia Wang, Chen He, Juebang Yu:
Analysis of global exponential stability for a class of bidirectional associative memory networks.
673-676
Electronic Edition (link) BibTeX
- M. Saubhayana, R. W. Newcomb:
Synthesis for symmetric weight matrices of neural networks.
677-680
Electronic Edition (link) BibTeX
- Changyin Sun, Changgui Sun, Chun-Bo Feng:
Exponential periodicity of neural networks with delays.
681-684
Electronic Edition (link) BibTeX
- Amine Bermak:
A highly scalable 3D chip for binary neural network classification applications.
685-688
Electronic Edition (link) BibTeX
- Radu Dogaru, Ioana Dogaru, Manfred Glesner:
Compact image compression using simplicial and ART neural systems with mixed signal implementations.
689-692
Electronic Edition (link) BibTeX
- QingNian Zhang, XiangYang He, JianQi Liu:
RBF network based on genetic algorithm optimization for nonlinear time series prediction.
693-696
Electronic Edition (link) BibTeX
- Ewan Mardhana, Tohru Ikeguchi:
Neurosearch: a program library for neural network driven search meta-heuristics.
697-700
Electronic Edition (link) BibTeX
- G. A. Alencar, Luiz Pereira Calôba, M. S. Assis:
Artificial neural networks as rain attenuation predictors in earth-space paths.
701-704
Electronic Edition (link) BibTeX
- Giovanni Tummarello, Fabio Nardini, Francesco Piazza:
Stepsize control in NLMS acoustic echo cancellation using a neural network.
705-708
Electronic Edition (link) BibTeX
- Hongmei Yan, Jun Zheng, Yingtao Jiang, Chenglin Peng, Qinghui Li:
Development of a decision support system for heart disease diagnosis using multilayer perceptron.
709-712
Electronic Edition (link) BibTeX
- Stefano Squartini, Amir Hussain, Francesco Piazza:
Preprocessing based solution for the vanishing gradient problem in recurrent neural networks.
713-716
Electronic Edition (link) BibTeX
- Jeong-Yon Shim, Lei Xu:
Medical data mining model for oriental medicine via BYY Binary Independent Factor Analysis.
717-720
Electronic Edition (link) BibTeX
- Sabri Arik:
Global asymptotic stability of a larger class of delayed neural networks.
721-724
Electronic Edition (link) BibTeX
- Hong Ye, Zhiping Lin:
Global optimization of neural network weights using subenergy tunneling function and ripple search.
725-728
Electronic Edition (link) BibTeX
- Adrian Burian, Jarmo Takala:
A recurrent neural network for 1-D phase retrieval.
729-732
Electronic Edition (link) BibTeX
- Yigang He, Yanghong Tan, Yichuang Sun:
Class-based neural network method for fault location of large-scale analogue circuits.
733-736
Electronic Edition (link) BibTeX
- Kenya Jin'no, Hiroshi Taguchi, Takao Yamamoto, Haruo Hirose:
Dynamical hysteresis neural networks for graph coloring problem.
737-740
Electronic Edition (link) BibTeX
- Thanapant Raicharoen, Chidchanok Lursinsap, Paron Sanguanbhokai:
Application of critical support vector machine to time series prediction.
741-744
Electronic Edition (link) BibTeX
- A. Luchetta, C. Serio, M. Viggiano:
A neural network to retrieve atmospheric parameters from infrared high resolution sensor spectra.
745-748
Electronic Edition (link) BibTeX
- José A. Calderón-Martínez, Pascual Campoy-Cervera:
A convolutional neural architecture: an application for defects detection in continuous manufacturing systems.
749-752
Electronic Edition (link) BibTeX
- Neyir Ozcan, Sabri Arik, Vedat Tavsanoglu:
New criteria for the existence of stable equilibrium points in nonsymmetric cellular neural networks.
753-756
Electronic Edition (link) BibTeX
- Jonne Poikonen, Ari Paasio:
An area-efficient full-wave current rectifier for analog array processing.
757-760
Electronic Edition (link) BibTeX
- Gianluca Giustolisi, Alessandro Rizzo:
CMOS implementation of an extended CNN cell to deal with complex dynamics.
761-764
Electronic Edition (link) BibTeX
- Fernando Corinto, Marco Gilli, Pier Paolo Civalleri:
On dynamic behavior of full range CNNs.
765-768
Electronic Edition (link) BibTeX
- Hyongsuk Kim, Seungwan Hong, Hongrak Son, Tamás Roska, Frank S. Werblin:
High speed road boundary detection on the images for autonomous vehicle with the multi-layer CNN.
769-772
Electronic Edition (link) BibTeX
- Radu P. Matei:
Cellular neural networks with second-order cells and their pattern forming properties.
773-776
Electronic Edition (link) BibTeX
- P. Barrera, A. Calabro, Luigi Fortuna, Domenico Porto:
A new method for implementing gate operations in a quantum factoring algorithm.
777-780
Electronic Edition (link) BibTeX
- Marco Gilli, Paolo Checco, Fernando Corinto:
Periodic orbits and bifurcations in one-dimensional arrays of Chua's circuits.
781-784
Electronic Edition (link) BibTeX
- Wasimon Panichpattanakul, Watit Bejapolakul:
Fuzzy power control with weighting function in DS-CDMA cellular mobile communication system.
785-788
Electronic Edition (link) BibTeX
- Phayung Meesad, Gary G. Yen:
Fuzzy temporal representation and reasoning.
789-792
Electronic Edition (link) BibTeX
- Maide Bucolo, Luigi Fortuna, Manuela La Rosa:
Synchronization in arrays of fuzzy chaotic oscillators.
793-796
Electronic Edition (link) BibTeX
- Felix Homburg, Rogelio Palomera-Garcia:
A high speed scalable and reconfigurable fuzzy controller.
797-800
Electronic Edition (link) BibTeX
- Janusz A. Starzyk, Tsun-Ho Liu:
Design of a Self-Organizing Learning Array system.
801-804
Electronic Edition (link) BibTeX
- Shahed Shahir, Xiang Chen, Majid Ahmadi:
Fuzzy Associative Database for multiple planar object recognition.
805-808
Electronic Edition (link) BibTeX
- S. Phimoltares, Chidchanok Lursinsap, Kosin Chamnongthai:
Tight bounded localization of facial features with color and rotational independence.
809-812
Electronic Edition (link) BibTeX
- Matteo Perenzoni, Andrea Gerosa, Andrea Neviani:
Analog CMOS implementation of Gallager's iterative decoding algorithm applied to a block turbo code.
813-816
Electronic Edition (link) BibTeX
- Adria Bofill-i-Petit, Alan F. Murray:
Learning temporal correlations in biologically-inspired aVLSI.
817-820
Electronic Edition (link) BibTeX
- Hiroomi Hikawa:
Pulse mode neuron with leakage integrator and additive random noise.
821-824
Electronic Edition (link) BibTeX
- Vladimir Brajovic:
Lossless non-arbitrated address-event coding.
825-828
Electronic Edition (link) BibTeX
- Shih-Chii Liu:
A wide-field direction-selective aVLSI spiking neuron.
829-832
Electronic Edition (link) BibTeX
- Amine Bermak, Matihias Hojinger:
Focal plane image segmentation using locally interconnected spiking pixel architecture.
833-836
Electronic Edition (link) BibTeX
- Dongming Xu, Liping Deng, John G. Harris, José Carlos Príncipe:
Design of a reduced KII set and network in analog VLSI.
837-840
Electronic Edition (link) BibTeX
Copyright © Sat May 16 23:25:12 2009
by Michael Ley (ley@uni-trier.de)