dblp.uni-trier.dewww.uni-trier.de

Kimmo Kuusilinna

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
23EEJarno Vanne, Eero Aho, Timo D. Hämäläinen, Kimmo Kuusilinna: A Parallel Memory System for Variable Block-Size Motion Estimation Algorithms. IEEE Trans. Circuits Syst. Video Techn. 18(4): 538-543 (2008)
2007
22EEErno Salminen, Tero Kangas, Vesa Lahtinen, Jouni Riihimäki, Kimmo Kuusilinna, Timo D. Hämäläinen: Benchmarking mesh and hierarchical bus networks in system-on-chip context. Journal of Systems Architecture 53(8): 477-488 (2007)
21EEEero Aho, Jarno Vanne, Timo D. Hämäläinen, Kimmo Kuusilinna: Configurable implementation of parallel memory based real-time video downscaler. Microprocessors and Microsystems 31(5): 283-292 (2007)
2006
20EETero Kangas, Petri Kukkala, Heikki Orsila, Erno Salminen, Marko Hännikäinen, Timo D. Hämäläinen, Jouni Riihimäki, Kimmo Kuusilinna: UML-based multiprocessor SoC design framework. ACM Trans. Embedded Comput. Syst. 5(2): 281-320 (2006)
19EEJarno Vanne, Eero Aho, Timo Hämäläinen, Kimmo Kuusilinna: A High-Performance Sum of Absolute Difference Implementation for Motion Estimation. IEEE Trans. Circuits Syst. Video Techn. 16(7): 876-883 (2006)
18EEErno Salminen, Tero Kangas, Timo D. Hämäläinen, Jouni Riihimäki, Vesa Lahtinen, Kimmo Kuusilinna: HIBI Communication Network for System-on-Chip. VLSI Signal Processing 43(2-3): 185-205 (2006)
17EETero Kangas, Timo D. Hämäläinen, Kimmo Kuusilinna: Scalable Architecture for SoC Video Encoders. VLSI Signal Processing 44(1-2): 79-95 (2006)
2005
16EEEero Aho, Jarno Vanne, Kimmo Kuusilinna, Timo Hämäläinen: Block-level parallel processing for scaling evenly divisible frames. ISCAS (2) 2005: 1134-1137
15EEErno Salminen, Tero Kangas, Jouni Riihimäki, Vesa Lahtinen, Kimmo Kuusilinna, Timo D. Hämäläinen: Benchmarking Mesh and Hierarchical Bus Networks in System-on-Chip Context. SAMOS 2005: 354-363
14EEEero Aho, Jarno Vanne, Kimmo Kuusilinna, Timo D. Hämäläinen: Comments on "Winscale: an image-scaling algorithm using an area pixel Model". IEEE Trans. Circuits Syst. Video Techn. 15(3): 454-455 (2005)
2004
13EEErno Salminen, Vesa Lahtinen, Tero Kangas, Jouni Riihimäki, Kimmo Kuusilinna, Timo D. Hämäläinen: HIBI v.2 Communication Network for System-on-Chip. SAMOS 2004: 413-422
12EETero Kangas, Jouni Riihimäki, Erno Salminen, Vesa Lahtinen, Heikki Orsila, Kimmo Kuusilinna, Timo D. Hämäläinen: A Communication-Centric Design Flow for HIBI-Based SoCs. SAMOS 2004: 474-483
2003
11EEJouni Riihimäki, Väinö Helminen, Kimmo Kuusilinna, Timo D. Hämäläinen: Distributing SoC Simulations over a Network of Computers. DSD 2003: 447-450
10EEChen Chang, Kimmo Kuusilinna, Brian C. Richards, Robert W. Brodersen: Implementation of BEE: a real-time large-scale hardware emulation engine. FPGA 2003: 91-99
9EEChen Chang, Kimmo Kuusilinna, Brian C. Richards, Allen Chen, Nathan Chan, Robert W. Brodersen, Borivoje Nikolic: Rapid Design and Analysis of Communication Systems Using the BEE Hardware Emulation Environment. IEEE International Workshop on Rapid System Prototyping 2003: 148-
8EEVesa Lahtinen, Erno Salminen, Kimmo Kuusilinna, Timo D. Hämäläinen: Comparison of synthesized bus and crossbar interconnection architectures. ISCAS (5) 2003: 433-436
2002
7EEJarno Vanne, Eero Aho, Kimmo Kuusilinna, Timo D. Hämäläinen: Enhanced Configurable Parallel Memory Architecture. DSD 2002: 28-37
6EETero Kangas, Kimmo Kuusilinna, Timo Hämäläinen: TDMA-based communication scheduling in system-on-chip video encoder. ISCAS (1) 2002: 369-372
5EEVesa Lahtinen, Kimmo Kuusilinna, Timo Hämäläinen: Optimizing finite state machines for system-on-chip communication. ISCAS (1) 2002: 485-488
4EEJouni Riihimäki, Erno Salminen, Kimmo Kuusilinna, Timo Hämäläinen: Parameter optimization tool for enhancing on-chip network performance. ISCAS (4) 2002: 61-64
3EEVesa Lahtinen, Kimmo Kuusilinna, Tero Kangas, Timo Hämäläinen: Interconnection scheme for continuous-media systems-on-a-chip. Microprocessors and Microsystems 26(3): 123-138 (2002)
2001
2EEErno Salminen, Timo D. Hämäläinen, Tero Kangas, Kimmo Kuusilinna, Jukka Saarinen: Interfacing multiple processors in a system-on-chip video encoder. ISCAS (4) 2001: 478-481
1999
1EEKimmo Kuusilinna, Pasi Liimatainen, Timo Hämäläinen, Jukka Saarinen: Reconfiguration Mechanism for an IP Block Based Interconnection. EUROMICRO 1999: 1042-1045

Coauthor Index

1Eero Aho [7] [14] [16] [19] [21] [23]
2Robert W. Brodersen [9] [10]
3Nathan Chan [9]
4Chen Chang [9] [10]
5Allen Chen [9]
6Timo Hämäläinen (Timo D. Hämäläinen, Timo Sippala) [1] [2] [3] [4] [5] [6] [7] [8] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22] [23]
7Marko Hännikäinen [20]
8Väinö Helminen [11]
9Tero Kangas [2] [3] [6] [12] [13] [15] [17] [18] [20] [22]
10Petri Kukkala [20]
11Vesa Lahtinen [3] [5] [8] [12] [13] [15] [18] [22]
12Pasi Liimatainen [1]
13Borivoje Nikolic [9]
14Heikki Orsila [12] [20]
15Brian C. Richards [9] [10]
16Jouni Riihimäki [4] [11] [12] [13] [15] [18] [20] [22]
17Jukka Saarinen [1] [2]
18Erno Salminen [2] [4] [8] [12] [13] [15] [18] [20] [22]
19Jarno Vanne [7] [14] [16] [19] [21] [23]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)