dblp.uni-trier.dewww.uni-trier.de

Giovanni De Micheli

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo
Home Page

2009
216EEVasilis F. Pavlidis, Giovanni De Micheli: Power distribution paths in 3-D ICS. ACM Great Lakes Symposium on VLSI 2009: 263-268
2008
215EEDavid Atienza, Giovanni De Micheli, Luca Benini, José L. Ayala, Pablo Garcia Del Valle, Michael DeBole, Vijay Narayanan: Reliability-aware design for nanometer-scale devices. ASP-DAC 2008: 549-554
214EEM. Haykel Ben Jamaa, David Atienza, Yusuf Leblebici, Giovanni De Micheli: Programmable logic circuits based on ambipolar CNFET. DAC 2008: 339-340
213EEGiovanni De Micheli: Designing Micro/Nano Systems for a Safer and Healthier Tomorrow. DATE 2008: 1
212EEFrancisco J. Rincon, Michele Paselli, Joaquin Recas, Qin Zhao, Marcos Sanchez-Elez, David Atienza, Julien Penders, Giovanni De Micheli: OS-Based Sensor Node Platform and Energy Estimation Model for Health-Care Wireless Sensor Networks. DATE 2008: 1027-1032
211EESrinivasan Murali, Almir Mutapcic, David Atienza, Rajesh Gupta, Stephen Boyd, Luca Benini, Giovanni De Micheli: Temperature Control of High-Performance Multi-core Platforms Using Convex Optimization. DATE 2008: 110-115
210EEFabrizio Mulas, Michele Pittau, Marco Buttu, Salvatore Carta, Andrea Acquaviva, Luca Benini, David Atienza, Giovanni De Micheli: Thermal Balancing Policy for Streaming Computing on Multiprocessor Architectures. DATE 2008: 734-739
209EEGiovanni De Micheli: System-level design technologies for heterogeneous distributed systems. SBCCI 2008: 5
208EEAbhishek Garg, Alessandro Di Cara, Ioannis Xenarios, Luis Mendoza, Giovanni De Micheli: Synchronous versus asynchronous modeling of gene regulatory networks. Bioinformatics 24(17): 1917-1925 (2008)
207EEM. Haykel Ben Jamaa, Kirsten E. Moselund, David Atienza, Didier Bouvet, Adrian M. Ionescu, Yusuf Leblebici, Giovanni De Micheli: Variability-Aware Design of Multilevel Logic Decoders for Nanoscale Crossbar Memories. IEEE Trans. on CAD of Integrated Circuits and Systems 27(11): 2053-2067 (2008)
206EEDavid Atienza, Praveen Raghavan, José Luis Ayala, Giovanni De Micheli, Francky Catthoor, Diederik Verkest, Marisa López-Vallejo: Joint hardware-software leakage minimization approach for the register file of VLIW embedded architectures. Integration 41(1): 38-48 (2008)
205EEDavid Atienza, Federico Angiolini, Srinivasan Murali, Antonio Pullini, Luca Benini, Giovanni De Micheli: Network-on-Chip design and synthesis outlook. Integration 41(3): 340-359 (2008)
2007
204EESalvatore Carta, Andrea Acquaviva, Pablo Garcia Del Valle, David Atienza, Giovanni De Micheli, Fernando Rincón, Luca Benini, Jose Manuel Mendias: Multi-processor operating system emulation framework with thermal feedback for systems-on-chip. ACM Great Lakes Symposium on VLSI 2007: 311-316
203EESrinivasan Murali, Almir Mutapcic, David Atienza, Rajesh Gupta, Stephen Boyd, Giovanni De Micheli: Temperature-aware processor frequency assignment for MPSoCs using convex optimization. CODES+ISSS 2007: 111-116
202EEFederico Angiolini, M. Haykel Ben Jamaa, David Atienza, Luca Benini, Giovanni De Micheli: Interactive presentation: Improving the fault tolerance of nanometric PLA designs. DATE 2007: 570-575
201EEM. Haykel Ben Jamaa, Kirsten E. Moselund, David Atienza, Didier Bouvet, Adrian M. Ionescu, Yusuf Leblebici, Giovanni De Micheli: Fault-tolerant multi-level logic decoder for nanoscale crossbar memory arrays. ICCAD 2007: 765-772
200EEPraveen Raghavan, José L. Ayala, David Atienza, Francky Catthoor, Giovanni De Micheli, Marisa López-Vallejo: Reduction of Register File Delay Due to Process Variability in VLIW Embedded Processors. ISCAS 2007: 121-124
199EEGiovanni De Micheli: Design Technologies for Networks on Chips. NOCS 2007: 149
198EEAntonio Pullini, Federico Angiolini, Paolo Meloni, David Atienza, Srinivasan Murali, Luigi Raffo, Giovanni De Micheli, Luca Benini: NoC Design and Implementation in 65nm Technology. NOCS 2007: 273-282
197EEAbhishek Garg, Ioannis Xenarios, Luis Mendoza, Giovanni De Micheli: An Efficient Method for Dynamic Analysis of Gene Regulatory Networks and in silico Gene Perturbation Experiments. RECOMB 2007: 62-76
196EEIlhan Hatirnaz, Stéphane Badel, Nuria Pazos, Yusuf Leblebici, Srinivasan Murali, David Atienza, Giovanni De Micheli: Early wire characterization for predictable network-on-chip global interconnects. SLIP 2007: 57-64
195EEDavid Atienza, Pablo Garcia Del Valle, Giacomo Paci, Francesco Poletti, Luca Benini, Giovanni De Micheli, Jose Manuel Mendias, Román Hermida: HW-SW emulation framework for temperature-aware design in MPSoCs. ACM Trans. Design Autom. Electr. Syst. 12(3): (2007)
194EESrinivasan Murali, Giovanni De Micheli: An Application-Specific Design Methodology for STbus Crossbar Generation CoRR abs/0710.4671: (2007)
193EEAntonio Pullini, Federico Angiolini, Srinivasan Murali, David Atienza, Giovanni De Micheli, Luca Benini: Bringing NoCs to 65 nm. IEEE Micro 27(5): 75-85 (2007)
192EETajana Simunic Rosing, Kresimir Mihic, Giovanni De Micheli: Power and Reliability Management of SoCs. IEEE Trans. VLSI Syst. 15(4): 391-403 (2007)
191EESrinivasan Murali, David Atienza, Paolo Meloni, Salvatore Carta, Luca Benini, Giovanni De Micheli, Luigi Raffo: Synthesis of Predictable Networks-on-Chip-Based Interconnect Architectures for Chip Multiprocessors. IEEE Trans. VLSI Syst. 15(8): 869-880 (2007)
190EESrinivasan Murali, Luca Benini, Giovanni De Micheli: An Application-Specific Design Methodology for On-Chip Crossbar Generation. IEEE Trans. on CAD of Integrated Circuits and Systems 26(7): 1283-1296 (2007)
189EERutuparna Tamhankar, Srinivasan Murali, Stergios Stergiou, Antonio Pullini, Federico Angiolini, Luca Benini, Giovanni De Micheli: Timing-Error-Tolerant Network-on-Chip Design Methodology. IEEE Trans. on CAD of Integrated Circuits and Systems 26(7): 1297-1310 (2007)
188EESungroh Yoon, Luca Benini, Giovanni De Micheli: Co-clustering: A Versatile Tool for Data Analysis in Biomedical Informatics. IEEE Transactions on Information Technology in Biomedicine 11(4): 493-494 (2007)
187EEAlex E. Susu, Michele Magno, Andrea Acquaviva, David Atienza, Giovanni De Micheli: Reconfiguration Strategies for Environmentally Powered Devices: Theoretical Analysis and Experimental Validation. T. HiPEAC 1: 341-360 (2007)
2006
186EEAyse Kivilcim Coskun, Tajana Simunic Rosing, Yusuf Leblebici, Giovanni De Micheli: A simulation methodology for reliability analysis in multi-core SoCs. ACM Great Lakes Symposium on VLSI 2006: 95-99
185EESrinivasan Murali, Martijn Coenen, Andrei Radulescu, Kees Goossens, Giovanni De Micheli: Mapping and configuration methods for multi-use-case networks on chips. ASP-DAC 2006: 146-151
184EEElisa Ficarra, Enrico Macii, Giovanni De Micheli, Luca Benini: Computer-Aided Evaluation of Protein Expression in Pathological Tissue Images. CBMS 2006: 413-418
183EEMartijn Coenen, Srinivasan Murali, Andrei Radulescu, Kees Goossens, Giovanni De Micheli: A buffer-sizing algorithm for networks on chip using TDMA and credit-based end-to-end flow control. CODES+ISSS 2006: 130-135
182EEIgino Folcarelli, Alex E. Susu, Ties Kluter, Giovanni De Micheli, Andrea Acquaviva: An opportunistic reconfiguration strategy for environmentally powered devices. Conf. Computing Frontiers 2006: 171-176
181EEDavid Atienza, Pablo Garcia Del Valle, Giacomo Paci, Francesco Poletti, Luca Benini, Giovanni De Micheli, Jose Manuel Mendias: A fast HW/SW FPGA-based thermal emulation framework for multi-processor system-on-chip. DAC 2006: 618-623
180EESrinivasan Murali, David Atienza, Luca Benini, Giovanni De Micheli: A multi-path routing strategy with guaranteed in-order packet delivery and fault-tolerance for networks on chip. DAC 2006: 845-848
179EESrinivasan Murali, Martijn Coenen, Andrei Radulescu, Kees Goossens, Giovanni De Micheli: A methodology for mapping multiple use-cases onto networks on chips. DATE 2006: 118-123
178EESrinivasan Murali, Paolo Meloni, Federico Angiolini, David Atienza, Salvatore Carta, Luca Benini, Giovanni De Micheli, Luigi Raffo: Designing application-specific networks on chips with floorplan information. ICCAD 2006: 355-362
177EEFederico Angiolini, David Atienza, Srinivasan Murali, Luca Benini, Giovanni De Micheli: Reliability Support for On-Chip Memories Using Networks-on-Chip. ICCD 2006
176EEChristine Nardini, Daniele Masotti, Sungroh Yoon, Enrico Macii, Michael D. Kuo, Giovanni De Micheli, Luca Benini: Mining Gene Sets for Measuring Similarities. ISCC 2006: 227-232
175EEDavid Atienza, Praveen Raghavan, José L. Ayala, Giovanni De Micheli, Francky Catthoor, Diederik Verkest, Marisa López-Vallejo: Compiler-Driven Leakage Energy Reduction in Banked Register Files. PATMOS 2006: 107-116
174EEGiovanni De Micheli: Nanoelectronics: Challenges and Opportunities. PATMOS 2006: 658
173EEPablo Garcia Del Valle, David Atienza, Ivan Magan, Javier Garcia Flores, Esther Andres Perez, Jose Manuel Mendias, Luca Benini, Giovanni De Micheli: A Complete Multi-Processor System-on-Chip FPGA-Based Emulation Framework. VLSI-SoC 2006: 140-145
172EESrinivasan Murali, Paolo Meloni, Federico Angiolini, David Atienza, Salvatore Carta, Luca Benini, Giovanni De Micheli, Luigi Raffo: Designing Message-Dependent Deadlock Free Networks on Chips for Application-Specific Systems on Chips. VLSI-SoC 2006: 158-163
171EESungroh Yoon, Luca Benini, Giovanni De Micheli: A Pattern-Mining Method for High-Throughput Lab-on-a-Chip Data Analysis. IEEE Trans. on CAD of Integrated Circuits and Systems 25(2): 358-377 (2006)
170EEAyse Kivilcim Coskun, Tajana Simunic, Kresimir Mihic, Giovanni De Micheli, Yusuf Leblebici: Analysis and Optimization of MPSoC Reliability. J. Low Power Electronics 2(1): 56-69 (2006)
2005
169EESrinivasan Murali, Luca Benini, Giovanni De Micheli: Mapping and physical planning of networks-on-chip architectures with quality-of-service guarantees. ASP-DAC 2005: 27-32
168EERutuparna Tamhankar, Srinivasan Murali, Giovanni De Micheli: Performance driven reliable link design for networks on chips. ASP-DAC 2005: 749-754
167EESrinivasan Murali, Giovanni De Micheli: An Application-Specific Design Methodology for STbus Crossbar Generation. DATE 2005: 1176-1181
166EEStergios Stergiou, Federico Angiolini, Salvatore Carta, Luigi Raffo, Davide Bertozzi, Giovanni De Micheli: ast pipes Lite: A Synthesis Oriented Design Library For Networks on Chips. DATE 2005: 1188-1193
165EENicolas Genko, David Atienza, Giovanni De Micheli, Jose Manuel Mendias, Román Hermida, Francky Catthoor: A Complete Network-On-Chip Emulation Framework. DATE 2005: 246-251
164EESungroh Yoon, Giovanni De Micheli: Prediction of regulatory modules comprising microRNAs and target genes. ECCB/JBI 2005: 100
163EEFrederic Worm, Paolo Ienne, Patrick Thiran, Giovanni De Micheli: Self-calibrating networks-on-chip. ISCAS (3) 2005: 2361-2364
162EENicolas Genko, David Atienza, Giovanni De Micheli, Luca Benini, Jose Manuel Mendias, Román Hermida, Francky Catthoor: A novel approach for network on chip emulation. ISCAS (3) 2005: 2365-2368
161 Nicolas Genko, David Atienza, Giovanni De Micheli: Exploration and Tuning of Custom NoC Topologies Using an FPGA-Based Framework. PARCO 2005: 753-760
160EETajana Simunic, Kresimir Mihic, Giovanni De Micheli: Optimization of Reliability and Power Consumption in Systems on a Chip. PATMOS 2005: 237-246
159 Davide Bertozzi, Luca Benini, Giovanni De Micheli: Network On-Chip Design for Gigascale Systems-on-Chip. The Industrial Information Technology Handbook 2005: 0-
158EEGiovanni De Micheli, Al Dunlop: IEEE Council for Electronic Design Automation: A new beginning. IEEE Design & Test of Computers 22(4): 293-294 (2005)
157EEAndré Ivanov, Giovanni De Micheli: Guest Editors' Introduction: The Network-on-Chip Paradigm in Practice and Research. IEEE Design & Test of Computers 22(5): 399-403 (2005)
156EEPartha Pratim Pande, Cristian Grecu, André Ivanov, Resve A. Saleh, Giovanni De Micheli: Design, Synthesis, and Test of Networks on Chips. IEEE Design & Test of Computers 22(5): 404-413 (2005)
155EESrinivasan Murali, Theo Theocharides, Narayanan Vijaykrishnan, Mary Jane Irwin, Luca Benini, Giovanni De Micheli: Analysis of Error Recovery Schemes for Networks on Chips. IEEE Design & Test of Computers 22(5): 434-442 (2005)
154EEDavide Bertozzi, Antoine Jalabert, Srinivasan Murali, Rutuparna Tamhankar, Stergios Stergiou, Luca Benini, Giovanni De Micheli: NoC Synthesis Flow for Customized Domain Specific Multiprocessor Systems-on-Chip. IEEE Trans. Parallel Distrib. Syst. 16(2): 113-129 (2005)
153EEFrederic Worm, Paolo Ienne, Patrick Thiran, Giovanni De Micheli: A robust self-calibrating transmission scheme for on-chip networks. IEEE Trans. VLSI Syst. 13(1): 126-139 (2005)
152EEDavide Bertozzi, Luca Benini, Giovanni De Micheli: Error control schemes for on-chip communication links: the energy-reliability tradeoff. IEEE Trans. on CAD of Integrated Circuits and Systems 24(6): 818-831 (2005)
151EESungroh Yoon, Christine Nardini, Luca Benini, Giovanni De Micheli: Discovering Coherent Biclusters from Gene Expression Data Using Zero-Suppressed Binary Decision Diagrams. IEEE/ACM Trans. Comput. Biology Bioinform. 2(4): 339-354 (2005)
2004
150EESungroh Yoon, Christine Nardini, Luca Benini, Giovanni De Micheli: Enhanced pClustering and Its Applications to Gene Expression Data. BIBE 2004: 275-282
149EEGiovanni De Micheli: Reliable communication in systems on chips. DAC 2004: 77
148EESrinivasan Murali, Giovanni De Micheli: SUNMAP: a tool for automatic topology selection and generation for NoCs. DAC 2004: 914-919
147EEAntoine Jalabert, Srinivasan Murali, Luca Benini, Giovanni De Micheli: ×pipesCompiler: A Tool for Instantiating Application Specific Networks on Chip. DATE 2004: 884-889
146EESrinivasan Murali, Giovanni De Micheli: Bandwidth-Constrained Mapping of Cores onto NoC Architectures. DATE 2004: 896-903
145EEKresimir Mihic, Tajana Simunic, Giovanni De Micheli: Reliability and Power Management of Integrated Systems. DSD 2004: 5-11
144EEFrederic Worm, Paolo Ienne, Patrick Thiran, Giovanni De Micheli: On-Chip Self-Calibrating Communication Techniques Robust to Electrical Parameter Variations. IEEE Design & Test of Computers 21(6): 524-535 (2004)
143EETerry Tao Ye, Luca Benini, Giovanni De Micheli: Packetization and routing analysis of on-chip multiprocessor networks. Journal of Systems Architecture 50(2-3): 81-104 (2004)
2003
142EEArmita Peymandoust, Laura Pozzi, Paolo Ienne, Giovanni De Micheli: Automatic Instruction Set Extension and Utilization for Embedded Processors. ASAP 2003: 108-
141EETerry Tao Ye, Giovanni De Micheli: Physical Planning for On-Chip Multiprocessor Networks and Switch Fabrics. ASAP 2003: 97-107
140EETerry Tao Ye, Luca Benini, Giovanni De Micheli: Packetized On-Chip Interconnect Communication Analysis for MPSoC. DATE 2003: 10344-10349
139EEGiovanni De Micheli: Robust System Design with Uncertain Information. MEMOCODE 2003: 283-
138EEWajahat Qadeer, Tajana Simunic Rosing, John Ankcorn, Venky Krishnan, Giovanni De Micheli: Heterogeneous Wireless Network Management. PACS 2003: 86-100
137 Giovanni De Micheli: CASS Brings Publishing to Its DAC Partnership. IEEE Design & Test of Computers 20(3): 101-102 (2003)
136EEArmita Peymandoust, Tajana Simunic, Giovanni De Micheli: Complex instruction and software library mapping for embedded software using symbolic algebra. IEEE Trans. on CAD of Integrated Circuits and Systems 22(8): 964-975 (2003)
135EEArmita Peymandoust, Giovanni De Micheli: Application of symbolic computer algebra in high-level data-flow synthesis. IEEE Trans. on CAD of Integrated Circuits and Systems 22(9): 1154-1165 (2003)
2002
134EEArmita Peymandoust, Giovanni De Micheli, Tajana Simunic: Complex library mapping for embedded software using symbolic algebra. DAC 2002: 325-330
133EETerry Tao Ye, Giovanni De Micheli, Luca Benini: Analysis of power consumption on switch fabrics in network routers. DAC 2002: 524-529
132EEDavide Bertozzi, Luca Benini, Giovanni De Micheli: Low Power Error Resilient Encoding for On-Chip Data Buses. DATE 2002: 102-109
131EEArmita Peymandoust, Tajana Simunic, Giovanni De Micheli: Low Power Embedded Software Optimization Using Symbolic Algebra. DATE 2002: 1052-1058
130EEGiovanni De Micheli, Luca Benini: Networks on Chip: A New Paradigm for Systems on Chip Design. DATE 2002: 418-419
129EETerry Tao Ye, Samit Chaudhuri, F. Huang, Hamid Savoj, Giovanni De Micheli: Physical synthesis for ASIC datapath circuits. ISCAS (3) 2002: 365-368
128EEEui-Young Chung, Giovanni De Micheli, Luca Benini: Contents provider-assisted dynamic voltage scaling for low energy multimedia applications. ISLPED 2002: 42-47
127EEPaolo Ienne, Patrick Thiran, Giovanni De Micheli, Frederic Worm: An Adaptive Low-Power Transmission Scheme for On-Chip Networks. ISSS 2002: 92-100
126EELuca Benini, Giovanni De Micheli: Networks on Chips: A New SoC Paradigm. IEEE Computer 35(1): 70-78 (2002)
125EEEui-Young Chung, Luca Benini, Alessandro Bogliolo, Yung-Hsiang Lu, Giovanni De Micheli: Dynamic Power Management for Nonstationary Service Requests. IEEE Trans. Computers 51(11): 1345-1361 (2002)
124EEYung-Hsiang Lu, Luca Benini, Giovanni De Micheli: Power-aware operating systems for interactive systems. IEEE Trans. VLSI Syst. 10(2): 119-134 (2002)
123EEYung-Hsiang Lu, Luca Benini, Giovanni De Micheli: Dynamic frequency scaling with buffer insertion for mixed workloads. IEEE Trans. on CAD of Integrated Circuits and Systems 21(11): 1284-1305 (2002)
122EEEui-Young Chung, Luca Benini, Giovanni De Micheli, Gabriele Luculli, Marco Carilli: Value-sensitive automatic code specialization for embedded software. IEEE Trans. on CAD of Integrated Circuits and Systems 21(9): 1051-1067 (2002)
2001
121EEArmita Peymandoust, Giovanni De Micheli: Using Symbolic Algebra in Algorithmic Level DSP Synthesis. DAC 2001: 277-282
120EETajana Simunic, Luca Benini, Andrea Acquaviva, Peter W. Glynn, Giovanni De Micheli: Dynamic Voltage Scaling and Power Management for Portable Systems. DAC 2001: 524-529
119EEG. Martin, Ralf Seepold, Ting Zhang, Luca Benini, Giovanni De Micheli: Component selection and matching for IP-based design. DATE 2001: 40-46
118EEArmita Peymandoust, Giovanni De Micheli: Symbolic Algebra and Timing Driven Data-flow Synthesis. ICCAD 2001: 300-305
117EEEui-Young Chung, Luca Benini, Giovanni De Micheli: Automatic source code specialization for energy reduction. ISLPED 2001: 80-83
116 Preeti Ranjan Panda, Luc Séméria, Giovanni De Micheli: Cache-efficient memory layout of aggregate data structures. ISSS 2001: 101-106
115 Eui-Young Chung, Luca Benini, Giovanni De Micheli: Source code transformation based on software cost analysis. ISSS 2001: 153-158
114 Luca Benini, Giovanni De Micheli: Powering networks on chips. ISSS 2001: 33-38
113EEYung-Hsiang Lu, Giovanni De Micheli: Comparing System-Level Power Management Policies. IEEE Design & Test of Computers 18(2): 10-19 (2001)
112EETajana Simunic, Luca Benini, Giovanni De Micheli: Energy-efficient design of battery-powered embedded systems. IEEE Trans. VLSI Syst. 9(1): 15-28 (2001)
111EELuc Séméria, Koichi Sato, Giovanni De Micheli: Synthesis of hardware models in C with pointers and complex data structures. IEEE Trans. VLSI Syst. 9(6): 743-756 (2001)
110EELuc Séméria, Giovanni De Micheli: Resolution, optimization, and encoding of pointer variables for thebehavioral synthesis from C. IEEE Trans. on CAD of Integrated Circuits and Systems 20(2): 213-233 (2001)
109EETajana Simunic, Luca Benini, Peter W. Glynn, Giovanni De Micheli: Event-driven power management. IEEE Trans. on CAD of Integrated Circuits and Systems 20(7): 840-857 (2001)
108EELuca Benini, Giovanni De Micheli, Antonio Lioy, Enrico Macii, Giuseppe Odasso, Massimo Poncino: Synthesis of power-managed sequential components based oncomputational kernel extraction. IEEE Trans. on CAD of Integrated Circuits and Systems 20(9): 1118-1131 (2001)
2000
107EEYung-Hsiang Lu, Luca Benini, Giovanni De Micheli: Low-power task scheduling for multiple devices. CODES 2000: 39-43
106EEYung-Hsiang Lu, Eui-Young Chung, Tajana Simunic, Giovanni De Micheli, Luca Benini: Quantitative Comparison of Power Management Algorithms. DATE 2000: 20-26
105EELuc Séméria, Koichi Sato, Giovanni De Micheli: Resolution of Dynamic Memory Allocation and Pointers for the Behavioral Synthesis from C. DATE 2000: 312-319
104EETajana Simunic, Luca Benini, Peter W. Glynn, Giovanni De Micheli: Dynamic Power Management of Laptop Hard Disk. DATE 2000: 736
103 Terry Tao Ye, Giovanni De Micheli: Data Path Placement with Regularity. ICCAD 2000: 264-270
102EEGiovanni De Micheli, Tony Correale, Pietro Erratico, Srini Raghvendra, Hugo De Man, Jerry Frankil, Vivek Tiwari: Do our low-power tools have enough horse power? (panel session) (title only). ISLPED 2000: 149
101EEYung-Hsiang Lu, Luca Benini, Giovanni De Micheli: Operating-system directed power reduction. ISLPED 2000: 37-42
100EETajana Simunic, Haris Vikalo, Peter W. Glynn, Giovanni De Micheli: Energy efficient design of portable wireless systems. ISLPED 2000: 49-54
99EEYung-Hsiang Lu, Giovanni De Micheli, Luca Benini: Requester-Aware Power Reduction. ISSS 2000: 18-24
98EETajana Simunic, Giovanni De Micheli, Luca Benini, Mat Hans: Source Code Optimization and Profiling of Energy Consumption in Embedded Systems. ISSS 2000: 193-199
97EETajana Simunic, Luca Benini, Peter W. Glynn, Giovanni De Micheli: Dynamic power management for portable systems. MOBICOM 2000: 11-19
96EELuca Benini, Giovanni De Micheli: System-level power optimization: techniques and tools. ACM Trans. Design Autom. Electr. Syst. 5(2): 115-192 (2000)
95EELuca Benini, Giovanni De Micheli: Synthesis of low-power selectively-clocked systems from high-level specification. ACM Trans. Design Autom. Electr. Syst. 5(3): 311-321 (2000)
94EEAlessandro Bogliolo, Luca Benini, Giovanni De Micheli: Regression-based RTL power modeling. ACM Trans. Design Autom. Electr. Syst. 5(3): 337-372 (2000)
93EELuca Benini, Giovanni De Micheli, Alberto Macii, Enrico Macii, Massimo Poncino, Riccardo Scarsi: Glitch power minimization by selective gate freezing. IEEE Trans. VLSI Syst. 8(3): 287-298 (2000)
92EELuca Benini, Alessandro Bogliolo, Giovanni De Micheli: A survey of design techniques for system-level dynamic power management. IEEE Trans. VLSI Syst. 8(3): 299-316 (2000)
91EELuca Benini, Giovanni De Micheli, Enrico Macii, Massimo Poncino, Riccardo Scarsi: A multilevel engine for fast power simulation of realistic inputstreams. IEEE Trans. on CAD of Integrated Circuits and Systems 19(4): 459-472 (2000)
1999
90EEYung-Hsiang Lu, Tajana Simunic, Giovanni De Micheli: Software controlled power management. CODES 1999: 157-161
89EELuca Benini, Giovanni De Micheli, Enrico Macii, Giuseppe Odasso, Massimo Poncino: Kernel-Based Power Optimization of RTL Components: Exact and Approximate Extraction Algorithms. DAC 1999: 247-252
88EETajana Simunic, Luca Benini, Giovanni De Micheli: Cycle-Accurate Simulation of Energy Consumption in Embedded Systems. DAC 1999: 867-872
87EELuca Benini, Giovanni De Micheli, Alberto Macii, Enrico Macii, Massimo Poncino, Riccardo Scarsi: Glitch Power Minimization by Gate Freezing. DATE 1999: 163-167
86EEJames Smith, Giovanni De Micheli: Polynomial Methods for Allocating Complex Components. DATE 1999: 217-222
85EEGiovanni De Micheli: Hardware Synthesis from C/C++ Models. DATE 1999: 382-383
84EEEui-Young Chung, Luca Benini, Alessandro Bogliolo, Giovanni De Micheli: Dynamic Power Management for non-stationary service requests. DATE 1999: 77-81
83EEYung-Hsiang Lu, Giovanni De Micheli: Adaptive Hard Disk Power Management on Personal Computers. Great Lakes Symposium on VLSI 1999: 50-
82EEEui-Young Chung, Luca Benini, Giovanni De Micheli: Dynamic power management using adaptive learning tree. ICCAD 1999: 274-279
81EEAlessandro Bogliolo, Luca Benini, Bruno Riccò, Giovanni De Micheli: Efficient switching activity computation during high-level synthesis of control-dominated designs. ISLPED 1999: 127-132
80EETajana Simunic, Luca Benini, Giovanni De Micheli: Energy-efficient design of battery-powered embedded systems. ISLPED 1999: 212-217
79EELuca Benini, Giovanni De Micheli: System-level power optimization: techniques and tools. ISLPED 1999: 288-293
78EETajana Simunic, Giovanni De Micheli, Luca Benini: Event-Driven Power Management of Portable Systems. ISSS 1999: 18-23
77EELuca Benini, Giovanni De Micheli, Enrico Macii, Massimo Poncino, Riccardo Scarsi: Symbolic synthesis of clock-gating logic for power optimization of synchronous controllers. ACM Trans. Design Autom. Electr. Syst. 4(4): 351-375 (1999)
76 Luca Benini, Giovanni De Micheli, Antonio Lioy, Enrico Macii, Giuseppe Odasso, Massimo Poncino: Automatic Synthesis of Large Telescopic Units Based on Near-Minimum Timed Supersetting. IEEE Trans. Computers 48(8): 769-779 (1999)
75EELuca Benini, Alessandro Bogliolo, Giuseppe A. Paleologo, Giovanni De Micheli: Policy optimization for dynamic power management. IEEE Trans. on CAD of Integrated Circuits and Systems 18(6): 813-833 (1999)
1998
74EEJames Smith, Giovanni De Micheli: Automated Composition of Hardware Components. DAC 1998: 14-19
73EEGiuseppe A. Paleologo, Luca Benini, Alessandro Bogliolo, Giovanni De Micheli: Policy Optimization for Dynamic Power Management. DAC 1998: 182-187
72EELuca Benini, Giovanni De Micheli, Antonio Lioy, Enrico Macii, Giuseppe Odasso, Massimo Poncino: Computational Kernels and their Application to Sequential Power Optimization. DAC 1998: 764-769
71EEAlessandro Bogliolo, Luca Benini, Giovanni De Micheli: Characterization-Free Behavioral Power Modeling. DATE 1998: 767-773
70EELuca Benini, Giovanni De Micheli, Donatella Sciuto, Enrico Macii, Cristina Silvano: Address Bus Encoding Techniques for System-Level Power Optimization. DATE 1998: 861-
69EEDiego C. Ruspini, Oussama Khatib, Giovanni De Micheli: Hardware-Softw are Run-Time Systems and Robotics: A Case Study Vincent John Mooney III. EUROMICRO 1998: 10162-10167
68EEMarco Platzner, Giovanni De Micheli: Acceleration of Satisfiability Algorithms by Reconfigurable Hardware. FPL 1998: 69-78
67EELuca Benini, Giovanni De Micheli, Antonio Lioy, Enrico Macii, Giuseppe Odasso, Massimo Poncino: Timed Supersetting and the Synthesis of Telescopic Units. Great Lakes Symposium on VLSI 1998: 331-337
66EELuca Benini, Giovanni De Micheli, Alberto Macii, Enrico Macii, Massimo Poncino: Reducing Power Consumption of Dedicated Processors Through Instruction Set Encoding. Great Lakes Symposium on VLSI 1998: 8-12
65EEShin-ichi Minato, Giovanni De Micheli: Finding all simple disjunctive decompositions using irredundant sum-of-products forms. ICCAD 1998: 111-117
64EELuc Séméria, Giovanni De Micheli: SpC: synthesis of pointers in C: application of pointer analysis to the behavioral synthesis from C. ICCAD 1998: 340-346
63EEJames Smith, Giovanni De Micheli: Polynomial methods for component matching and verification. ICCAD 1998: 678-685
62EELuca Benini, Alessandro Bogliolo, Giovanni De Micheli: Dynamic power management of electronic systems. ICCAD 1998: 696-702
61EELuca Benini, Giovanni De Micheli, Enrico Macii, Massimo Poncino, Stefano Quer: Power optimization of core-based systems by address bus encoding. IEEE Trans. VLSI Syst. 6(4): 554-562 (1998)
60EELuca Benini, Patrick Vuillod, Giovanni De Micheli: Iterative remapping for logic circuits. IEEE Trans. on CAD of Integrated Circuits and Systems 17(10): 948-964 (1998)
59EELuca Benini, Enrico Macii, Massimo Poncino, Giovanni De Micheli: Telescopic units: a new paradigm for performance optimization of VLSI designs. IEEE Trans. on CAD of Integrated Circuits and Systems 17(3): 220-232 (1998)
1997
58EEAlessandro Bogliolo, Luca Benini, Giovanni De Micheli: Adaptive least mean square behavioral power modeling. ED&TC 1997: 404-410
57EELuca Benini, Giovanni De Micheli, Enrico Macii, Massimo Poncino, Riccardo Scarsi: Symbolic synthesis of clock-gating logic for power optimization of control-oriented synchronous networks. ED&TC 1997: 514-520
56EELuca Benini, Giovanni De Micheli, Enrico Macii, Donatella Sciuto, Cristina Silvano: Asymptotic Zero-Transition Activity Encoding for Address Busses in Low-Power Microprocessor-Based Systems. Great Lakes Symposium on VLSI 1997: 77-82
55EEPatrick Vuillod, Luca Benini, Giovanni De Micheli: Generalized matching from theory to application. ICCAD 1997: 13-20
54EELuca Benini, Giovanni De Micheli, Enrico Macii, Massimo Poncino, Riccardo Scarsi: Fast power estimation for deterministic input streams. ICCAD 1997: 494-501
53EEVincent John Mooney III, Giovanni De Micheli: Real time analysis and priority scheduler generation for hardware-software systems with a synthesized run-time system. ICCAD 1997: 605-612
52EELuca Benini, Giovanni De Micheli, Enrico Macii, Massimo Poncino, Stefano Quer: System-level power optimization of special purpose applications: the beach solution. ISLPED 1997: 24-29
51EEPatrick Vuillod, Luca Benini, Giovanni De Micheli: Re-mapping for low power under tight timing constraints. ISLPED 1997: 287-292
50EELuca Benini, Giovanni De Micheli: A survey of Boolean matching techniques for library binding. ACM Trans. Design Autom. Electr. Syst. 2(3): 193-226 (1997)
49EEAlessandro Bogliolo, Luca Benini, Giovanni De Micheli, Bruno Riccò: Gate-level power and current simulation of CMOS integrated circuits. IEEE Trans. VLSI Syst. 5(4): 473-488 (1997)
48EERajesh K. Gupta, Giovanni De Micheli: Specification and analysis of timing constraints for embedded systems. IEEE Trans. on CAD of Integrated Circuits and Systems 16(3): 240-256 (1997)
47EELuca Benini, Patrick Vuillod, Alessandro Bogliolo, Giovanni De Micheli: Clock Skew Optimization for Peak Current Reduction. VLSI Signal Processing 16(2-3): 117-130 (1997)
1996
46EELuca Benini, Alessandro Bogliolo, Giovanni De Micheli: Distributed EDA Tool Integration: The PPP Paradigm. ICCD 1996: 448-453
45EEAlessandro Bogliolo, Luca Benini, Giovanni De Micheli, Bruno Riccò: Gate-level current waveform simulation of CMOS integrated circuits. ISLPED 1996: 109-112
44EEPatrick Vuillod, Luca Benini, Alessandro Bogliolo, Giovanni De Micheli: Clock skew optimization for peak current reduction. ISLPED 1996: 265-270
43EELuca Benini, Patrick Vuillod, Claudionor José Nunes Coelho Jr., Giovanni De Micheli: Synthesis of Low-Power Selectively-Clocked Systems from High-Level Specification. ISSS 1996: 57-
42EEJerry Chih-Yuan Yang, Giovanni De Micheli, Maurizio Damiani: Scheduling and control generation with environmental constraints based on automata representations. IEEE Trans. on CAD of Integrated Circuits and Systems 15(2): 166-183 (1996)
41EELuca Benini, Giovanni De Micheli: Automatic synthesis of low-power gated-clock finite-state machines. IEEE Trans. on CAD of Integrated Circuits and Systems 15(6): 630-643 (1996)
40EEClaudionor José Nunes Coelho Jr., Giovanni De Micheli: Analysis and synthesis of concurrent digital circuits using control-flow expressions. IEEE Trans. on CAD of Integrated Circuits and Systems 15(8): 854-876 (1996)
1995
39EELuca Benini, Giovanni De Micheli: Transformation and synthesis of FSMs for low-power gated-clock implementation. ISLPD 1995: 21-26
38EEMaurizio Damiani, Jerry Chih-Yuan Yang, Giovanni De Micheli: Optimization of combinational logic circuits based on compatible gates. IEEE Trans. on CAD of Integrated Circuits and Systems 14(11): 1316-1327 (1995)
1994
37EEClaudionor José Nunes Coelho Jr., Jerry Chih-Yuan Yang, Vincent John Mooney III, Giovanni De Micheli: Redesigning hardware-software systems. CODES 1994: 116-123
36EERajesh K. Gupta, Giovanni De Micheli: Constrained software generation for hardware-software systems. CODES 1994: 56-63
35 Jerry Chih-Yuan Yang, Giovanni De Micheli, Maurizio Damiani: Scheduling with Environmental Constraints based on Automata Representations. EDAC-ETC-EUROASIC 1994: 495-501
34EEClaudionor José Nunes Coelho Jr., Giovanni De Micheli: Dynamic scheduling and synchronization synthesis of concurrent digital systems under system-level constraints. ICCAD 1994: 175-181
33EEPolly Siegel, Giovanni De Micheli: Decomposition methods for library binding of speed-independent asynchronous designs. ICCAD 1994: 558-565
32 Jérôme Fron, Jerry Chih-Yuan Yang, Maurizio Damiani, Giovanni De Micheli: A Synthesis Framework Based on Trace and Automata Theory. ISCAS 1994: 291-294
31 Rajesh K. Gupta, Claudionor José Nunes Coelho Jr., Giovanni De Micheli: Program Implementation Schemes for Hardware-Software Systems. IEEE Computer 27(1): 48-55 (1994)
30EELuca Benini, Polly Siegel, Giovanni De Micheli: Saving Power by Synthesizing Gated Clocks for Sequential Circuits. IEEE Design & Test of Computers 11(4): 32-41 (1994)
1993
29EEPolly Siegel, Giovanni De Micheli, David L. Dill: Automatic Technology Mapping for Generalized Fundamental-Mode Asynchronous Designs. DAC 1993: 61-67
28EEMaurizio Damiani, Jerry Chih-Yuan Yang, Giovanni De Micheli: Optimization of Combinational Logic Circuits Based on Compatible Gates. DAC 1993: 631-636
27EEJerry R. Burch, David L. Dill, Elizabeth Wolf, Giovanni De Micheli: Modeling hierarchical combinational circuits. ICCAD 1993: 612-617
26 Giovanni De Micheli: High-Level Synthesis of Digital Circuits. Advances in Computers 37: 207-283 (1993)
25EERajesh K. Gupta, Giovanni De Micheli: Hardware-Software Cosynthesis for Digital Systems. IEEE Design & Test of Computers 10(3): 29-41 (1993)
24EEDave Filo, David C. Ku, Claudionor José Nunes Coelho Jr., Giovanni De Micheli: Interface optimization for concurrent systems under timing constraints. IEEE Trans. VLSI Syst. 1(3): 268-281 (1993)
23EEDerek C. Wong, Giovanni De Micheli, Michael J. Flynn: Designing high-performance digital circuits using wave pipelining: algorithms and practical experiences. IEEE Trans. on CAD of Integrated Circuits and Systems 12(1): 25-46 (1993)
22EEMaurizio Damiani, Giovanni De Micheli: Don't care set specifications in combinational and synchronous logic circuits. IEEE Trans. on CAD of Integrated Circuits and Systems 12(3): 365-388 (1993)
21EEFrederic Mailhot, Giovanni De Micheli: Algorithms for technology mapping based on binary decision diagrams and on Boolean operations. IEEE Trans. on CAD of Integrated Circuits and Systems 12(5): 599-620 (1993)
1992
20EERajesh K. Gupta, Claudionor José Nunes Coelho Jr., Giovanni De Micheli: Synthesis and Simulation of Digital Systems Containing Interacting Hardware and Software Components. DAC 1992: 225-230
19EEMaurizio Damiani, Giovanni De Micheli: Recurrence Equations and the Optimization of Synchronous Logic Circuits. DAC 1992: 556-561
18EEDavid C. Ku, Giovanni De Micheli: Relative scheduling under timing constraints: algorithms for high-level synthesis of digital circuits. IEEE Trans. on CAD of Integrated Circuits and Systems 11(6): 696-718 (1992)
1991
17EESilvia Ercolani, Giovanni De Micheli: Technology Mapping for Electrically Programmable Gate Arrays. DAC 1991: 234-239
16EEDavid C. Ku, Dave Filo, Giovanni De Micheli: Control Optimization Based on Resynchronization of Operations. DAC 1991: 366-371
15EEGiovanni De Micheli: Synchronous logic synthesis: algorithms for cycle-time minimization. IEEE Trans. on CAD of Integrated Circuits and Systems 10(1): 63-73 (1991)
1990
14EEDavid C. Ku, Giovanni De Micheli: Relative Scheduling Under Timing Constraints. DAC 1990: 59-64
13EEFrederic Mailhot, Giovanni De Micheli: Technology mapping using boolean matching and don't care sets. EURO-DAC 1990: 212-216
12 Rajesh K. Gupta, Giovanni De Micheli: Partitioning of Functional Models of Synchronous Digital Systems. ICCAD 1990: 216-219
11 Maurizio Damiani, Giovanni De Micheli: Observability Don't Care Sets and Boolean Relations. ICCAD 1990: 502-505
10EEGiovanni De Micheli, David C. Ku, Frederic Mailhot, Thomas K. Truong: The Olympus Synthesis System. IEEE Design & Test of Computers 7(5): 37-53 (1990)
9 Giovanni De Micheli: Guest Editorial: High-Level Synthesis of Digital Circuits. IEEE Design & Test of Computers 7(5): 6-7 (1990)
1988
8EEGiovanni De Micheli, David C. Ku: HERCULES - a System for High-Level Synthesis. DAC 1988: 483-488
1987
7EEGiovanni De Micheli: Performance-Oriented Synthesis of Large-Scale Domino CMOS Circuits. IEEE Trans. on CAD of Integrated Circuits and Systems 6(5): 751-765 (1987)
1986
6EEGiovanni De Micheli, Robert K. Brayton, Alberto L. Sangiovanni-Vincentelli: Correction to "Optimal State Assignment for Finite State Machines". IEEE Trans. on CAD of Integrated Circuits and Systems 5(1): 239-239 (1986)
5EEGiovanni De Micheli: Symbolic Design of Combinational and Sequential Logic Circuits Implemented by Two-Level Logic Macros. IEEE Trans. on CAD of Integrated Circuits and Systems 5(4): 597-616 (1986)
1985
4EEGiovanni De Micheli, Robert K. Brayton, Alberto L. Sangiovanni-Vincentelli: Optimal State Assignment for Finite State Machines. IEEE Trans. on CAD of Integrated Circuits and Systems 4(3): 269-285 (1985)
1984
3EEGiovanni De Micheli, Alberto L. Sangiovanni-Vincentelli: Correction to "Multiple Constrained Folding of Programmable Logic Arrays: Theory and Applications". IEEE Trans. on CAD of Integrated Circuits and Systems 3(3): 256-256 (1984)
1983
2EEGiovanni De Micheli, Alberto L. Sangiovanni-Vincentelli: Multiple Constrained Folding of Programmable Logic Arrays: Theory and Applications. IEEE Trans. on CAD of Integrated Circuits and Systems 2(3): 151-167 (1983)
1EEGiovanni De Micheli, A. Richard Newton, Alberto L. Sangiovanni-Vincentelli: Symmetric Displacement Algorithms for the Timing Analysis of Large Scale Circuits. IEEE Trans. on CAD of Integrated Circuits and Systems 2(3): 167-180 (1983)

Coauthor Index

1Andrea Acquaviva [120] [182] [187] [204] [210]
2Federico Angiolini [166] [172] [177] [178] [189] [193] [198] [202] [205]
3John Ankcorn [138]
4David Atienza [161] [162] [165] [172] [173] [175] [177] [178] [180] [181] [187] [191] [193] [195] [196] [198] [200] [201] [202] [203] [204] [205] [206] [207] [210] [211] [212] [214] [215]
5José Luis Ayala (José L. Ayala) [175] [200] [206] [215]
6Stéphane Badel [196]
7Luca Benini [30] [39] [41] [43] [44] [45] [46] [47] [49] [50] [51] [52] [54] [55] [56] [57] [58] [59] [60] [61] [62] [66] [67] [70] [71] [72] [73] [75] [76] [77] [78] [79] [80] [81] [82] [84] [87] [88] [89] [91] [92] [93] [94] [95] [96] [97] [98] [99] [101] [104] [106] [107] [108] [109] [112] [114] [115] [117] [119] [120] [122] [123] [124] [125] [126] [128] [130] [132] [133] [140] [143] [147] [150] [151] [152] [154] [155] [159] [162] [169] [171] [172] [173] [176] [177] [178] [180] [181] [184] [188] [189] [190] [191] [193] [195] [198] [202] [204] [205] [210] [211] [215]
8Davide Bertozzi [132] [152] [154] [159] [166]
9Alessandro Bogliolo [44] [45] [46] [47] [49] [58] [62] [71] [73] [75] [81] [84] [92] [94] [125]
10Didier Bouvet [201] [207]
11Stephen Boyd [203] [211]
12Robert K. Brayton [4] [6]
13Jerry R. Burch [27]
14Marco Buttu [210]
15Alessandro Di Cara [208]
16Marco Carilli [122]
17Salvatore Carta [166] [172] [178] [191] [204] [210]
18Francky Catthoor [162] [165] [175] [200] [206]
19Samit Chaudhuri [129]
20Eui-Young Chung [82] [84] [106] [115] [117] [122] [125] [128]
21Claudionor José Nunes Coelho Jr. [20] [24] [31] [34] [37] [40] [43]
22Martijn Coenen [179] [183] [185]
23Tony Correale [102]
24Ayse Kivilcim Coskun [170] [186]
25Maurizio Damiani [11] [19] [22] [28] [32] [35] [38] [42]
26Michael DeBole [215]
27David L. Dill [27] [29]
28Al Dunlop [158]
29Silvia Ercolani [17]
30Pietro Erratico [102]
31Elisa Ficarra [184]
32Dave Filo [16] [24]
33Javier Garcia Flores [173]
34Michael J. Flynn [23]
35Igino Folcarelli [182]
36Jerry Frankil [102]
37Jérôme Fron [32]
38Abhishek Garg [197] [208]
39Nicolas Genko [161] [162] [165]
40Peter W. Glynn [97] [100] [104] [109] [120]
41Kees G. W. Goossens (Kees Goossens) [179] [183] [185]
42Cristian Grecu [156]
43Rajesh K. Gupta (Rajesh Gupta) [12] [20] [25] [31] [36] [48] [203] [211]
44Mat Hans [98]
45Ilhan Hatirnaz [196]
46Román Hermida [162] [165] [195]
47F. Huang [129]
48Paolo Ienne [127] [142] [144] [153] [163]
49Adrian M. Ionescu [201] [207]
50Mary Jane Irwin [155]
51André Ivanov [156] [157]
52Antoine Jalabert [147] [154]
53M. Haykel Ben Jamaa [201] [202] [207] [214]
54Oussama Khatib [69]
55Ties Kluter (Theo T. J. H. Kluter) [182]
56Venky Krishnan [138]
57David C. Ku [8] [10] [14] [16] [18] [24]
58Michael D. Kuo [176]
59Yusuf Leblebici [170] [186] [196] [201] [207] [214]
60Antonio Lioy [67] [72] [76] [108]
61Marisa López-Vallejo [175] [200] [206]
62Yung-Hsiang Lu [83] [90] [99] [101] [106] [107] [113] [123] [124] [125]
63Gabriele Luculli [122]
64Alberto Macii [66] [87] [93]
65Enrico Macii [52] [54] [56] [57] [59] [61] [66] [67] [70] [72] [76] [77] [87] [89] [91] [93] [108] [176] [184]
66Ivan Magan [173]
67Michele Magno [187]
68Frederic Mailhot [10] [13] [21]
69Hugo De Man [102]
70G. Martin [119]
71Daniele Masotti [176]
72Paolo Meloni [172] [178] [191] [198]
73Jose Manuel Mendias (José M. Mendías) [162] [165] [173] [181] [195] [204]
74Luis Mendoza [197] [208]
75Kresimir Mihic [145] [160] [170] [192]
76Shin-ichi Minato [65]
77Vincent John Mooney III (Vincent John Mooney) [37] [53]
78Kirsten E. Moselund [201] [207]
79Fabrizio Mulas [210]
80Srinivasan Murali [146] [147] [148] [154] [155] [167] [168] [169] [172] [177] [178] [179] [180] [183] [185] [189] [190] [191] [193] [194] [196] [198] [203] [205] [211]
81Almir Mutapcic [203] [211]
82Vijay Narayanan [215]
83Christine Nardini [150] [151] [176]
84A. Richard Newton [1]
85Giuseppe Odasso [67] [72] [76] [89] [108]
86Giacomo Paci [181] [195]
87Giuseppe A. Paleologo [73] [75]
88Preeti Ranjan Panda [116]
89Partha Pratim Pande [156]
90Michele Paselli [212]
91Vasilis F. Pavlidis [216]
92Nuria Pazos [196]
93Julien Penders [212]
94Esther Andres Perez [173]
95Armita Peymandoust [118] [121] [131] [134] [135] [136] [142]
96Michele Pittau [210]
97Marco Platzner [68]
98Francesco Poletti [181] [195]
99Massimo Poncino [52] [54] [57] [59] [61] [66] [67] [72] [76] [77] [87] [89] [91] [93] [108]
100Laura Pozzi [142]
101Antonio Pullini [189] [193] [198] [205]
102Wajahat Qadeer [138]
103Stefano Quer [52] [61]
104Andrei Radulescu [179] [183] [185]
105Luigi Raffo [166] [172] [178] [191] [198]
106Praveen Raghavan [175] [200] [206]
107Srini Raghvendra [102]
108Joaquin Recas [212]
109Bruno Riccò [45] [49] [81]
110Fernando Rincón [204]
111Francisco J. Rincon [212]
112Diego C. Ruspini [69]
113Resve A. Saleh (Resve Saleh, Res Saleh) [156]
114Marcos Sanchez-Elez [212]
115Alberto L. Sangiovanni-Vincentelli [1] [2] [3] [4] [6]
116Koichi Sato [105] [111]
117Hamid Savoj [129]
118Riccardo Scarsi [54] [57] [77] [87] [91] [93]
119Donatella Sciuto [56] [70]
120Ralf Seepold [119]
121Luc Séméria [64] [105] [110] [111] [116]
122Polly Siegel [29] [30] [33]
123Cristina Silvano [56] [70]
124Tajana Simunic (Tajana Simunic Rosing) [78] [80] [88] [90] [97] [98] [100] [104] [106] [109] [112] [120] [131] [134] [136] [138] [145] [160] [170] [186] [192]
125James Smith [63] [74] [86]
126Stergios Stergiou [154] [166] [189]
127Alex E. Susu [182] [187]
128Rutuparna Tamhankar [154] [168] [189]
129Theo Theocharides [155]
130Patrick Thiran [127] [144] [153] [163]
131Vivek Tiwari [102]
132Thomas K. Truong [10]
133Pablo Garcia Del Valle [173] [181] [195] [204] [215]
134Diederik Verkest [175] [206]
135Narayanan Vijaykrishnan (Vijaykrishnan Narayanan) [155]
136Haris Vikalo [100]
137Patrick Vuillod [43] [44] [47] [51] [55] [60]
138Elizabeth Wolf [27]
139Derek C. Wong [23]
140Frederic Worm [127] [144] [153] [163]
141Ioannis Xenarios [197] [208]
142Jerry Chih-Yuan Yang [28] [32] [35] [37] [38] [42]
143Terry Tao Ye [103] [129] [133] [140] [141] [143]
144Sungroh Yoon [150] [151] [164] [171] [176] [188]
145Ting Zhang [119]
146Qin Zhao [212]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)