Volume 1,
Number 1,
March 1993
- Pallab K. Chatterjee, G. B. Larrabee:
Gigabit age microelectronics and their manufacture.
7-21
Electronic Edition (link) BibTeX
- Mario Kovac, N. Ranganathan, M. Varanasi:
SIGMA: a VLSI systolic array implementation of a Galois field GF(2 m) based multiplication and division algorithm.
22-30
Electronic Edition (link) BibTeX
- Raja Venkateswaran, Pinaki Mazumder:
Coprocessor design for multilayer surface-mounted PCB routing.
31-45
Electronic Edition (link) BibTeX
- Fadi J. Kurdahi, Champaka Ramachandran:
Evaluating layout area tradeoffs for high level applications.
46-55
Electronic Edition (link) BibTeX
- Y. He, Ugur Çilingiroglu, Edgar Sánchez-Sinencio:
A high-density and low-power charge-based Hamming network.
56-62
Electronic Edition (link) BibTeX
- Richard Burch, Farid N. Najm, Ping Yang, Timothy N. Trick:
A Monte Carlo approach for power estimation.
63-71
Electronic Edition (link) BibTeX
- John A. Nestor:
Visual register-transfer description of VLSI microarchitectures.
72-76
Electronic Edition (link) BibTeX
- H. Lin, Fabrizio Lombardi, M. Lu:
On the optimal reconfiguration of multipipeline arrays in the presence of faulty processing and switching elements.
76-79
Electronic Edition (link) BibTeX
Volume 1,
Number 2,
June 1993
- C. Sul, Robert D. McLeod, Witold Pedrycz:
Reliable and fast reconfigurable hierarchical interconnection networks for linear WSI arrays.
224-228
Electronic Edition (link) BibTeX
- S.-Y. Kuo, S.-C. Liang:
Design and analysis of defect tolerant hierarchical sorting networks.
219-223
Electronic Edition (link) BibTeX
- T.-Y. Wuu, Sarma B. K. Vrudhula:
A design of a fast and area efficient multi-input Muller C-element.
215-219
Electronic Edition (link) BibTeX
- Amar Mukherjee, N. Ranganathan, Jeffrey W. Flieder, Tinku Acharya:
MARVLE: a VLSI chip for data compression using tree-based codes.
203-214
Electronic Edition (link) BibTeX
- Keshab K. Parhi, Takao Nishitani:
VLSI architectures for discrete wavelet transforms.
191-202
Electronic Edition (link) BibTeX
- A. Sharma, R. Jain:
Estimating architectural resources and performance for high-level synthesis applications.
175-190
Electronic Edition (link) BibTeX
- Joseph Varghese, Michael Butts, Jon Batcheller:
An efficient logic emulation system.
171-174
Electronic Edition (link) BibTeX
- Smaragda Konstantinidou:
The selective extra stage butterfly.
167-171
Electronic Edition (link) BibTeX
- Philip E. Madrid, Brian Millar, Earl E. Swartzlander Jr.:
Modified Booth algorithm for high radix fixed-point multiplication.
164-167
Electronic Edition (link) BibTeX
- C.-S. Li, Harald S. Stone, Y. Kwark, C. M. Olsen:
Fully differential optical interconnections for high-speed digital systems.
151-163
Electronic Edition (link) BibTeX
- A. Chatterjee:
Concurrent error detection and fault-tolerance in linear analog circuits using continuous checksums.
138-150
Electronic Edition (link) BibTeX
- Horng-Fei Jyu, Sharad Malik, Srinivas Devadas, Kurt Keutzer:
Statistical timing analysis of combinational logic circuits.
126-137
Electronic Edition (link) BibTeX
- Jalil Fadavi-Ardekani:
M×N Booth encoded multiplier generator using optimized Wallace trees.
120-125
Electronic Edition (link) BibTeX
- Chris J. Myers, Teresa H. Y. Meng:
Synthesis of timed asynchronous circuits.
106-119
Electronic Edition (link) BibTeX
- Lishing Liu, Jih-Kwon Peir:
Cache sampling by sets.
98-105
Electronic Edition (link) BibTeX
- Tom Chen, Glen Sunada:
Design of a self-testing and self-repairing structure for highly hierarchical ultra-large capacity memory chips.
88-97
Electronic Edition (link) BibTeX
Volume 1,
Number 3,
September 1993
- Reinaldo A. Bergamaschi, Andreas Kuehlmann:
A system for production use of high-level synthesis.
233-243
Electronic Edition (link) BibTeX
- J. Biesenack, M. Koster, A. Langmaier, S. Ledeux, S. Marz, Michael Payer, Michael Pilsl, S. Rumler, H. Soukup, Norbert Wehn, Peter Duzy:
The Siemens high-level synthesis system CALLAS.
244-253
Electronic Edition (link) BibTeX
- Catherine H. Gebotys:
Throughput optimized architectural synthesis.
254-261
Electronic Edition (link) BibTeX
- Ulrich Holtmann, Rolf Ernst:
Experiments with low-level speculative computation based on multiple branch prediction.
262-267
Electronic Edition (link) BibTeX
- Dave Filo, David C. Ku, Claudionor José Nunes Coelho Jr., Giovanni De Micheli:
Interface optimization for concurrent systems under timing constraints.
268-281
Electronic Edition (link) BibTeX
- D. Sreenivasa Rao, Fadi J. Kurdahi:
Hierarchical design space exploration for a class of digital systems.
282-295
Electronic Edition (link) BibTeX
- Pradip K. Jha, Nikil D. Dutt:
Rapid estimation for parameterized components in high-level synthesis.
296-303
Electronic Edition (link) BibTeX
- Subhrajit Bhattacharya, Franc Brglez, Sujit Dey:
Transformations and resynthesis for testability of RT-level control-data path specifications.
304-318
Electronic Edition (link) BibTeX
- Frank H. M. Franssen, Florin Balasa, Michaël F. X. B. van Swaaij, Francky Catthoor, Hugo De Man:
Modeling multidimensional data and control flow.
319-327
Electronic Edition (link) BibTeX
- Anthony J. Gadient, D. E. Thomas:
A dynamic approach to controlling high-level synthesis CAD tools.
328-341
Electronic Edition (link) BibTeX
- Daniel G. Saab:
Parallel-concurrent fault simulation.
356-364
Electronic Edition (link) BibTeX
- Amitava Majumdar, Sarma B. K. Vrudhula:
Analysis of signal probability in logic circuits using stochastic models.
365-379
Electronic Edition (link) BibTeX
- Hyunchul Shin, Chunghee Kim:
A simple yet effective technique for partitioning.
380-386
Electronic Edition (link) BibTeX
- Michele Favalli, Marcello Dalpasso, Piero Olivo, Bruno Riccò:
Analysis of resistive bridging fault detection in BiCMOS digital ICs.
342-355
Electronic Edition (link) BibTeX
Volume 1,
Number 4,
December 1993
- Raghu Sastry, N. Ranganathan, Horst Bunke:
VLSI architectures for polygon recognition.
398-407
Electronic Edition (link) BibTeX
- Anna Antola, Alberto Avai, Luca Breveglieri:
Modular design methodologies for image processing architectures.
408-414
Electronic Edition (link) BibTeX
- Dinesh Somasekhar, V. Visvanathan:
A 230-MHz half-bit level pipelined multiplier using true single-phase clocking.
415-422
Electronic Edition (link) BibTeX
- Abhijit Chatterjee, Rabindra K. Roy, Manuel A. d'Abreu:
Greedy hardware optimization for linear digital circuits using number splitting and refactorization.
423-431
Electronic Edition (link) BibTeX
- Patrick C. McGeer, Jagesh V. Sanghavi, Robert K. Brayton, Alberto L. Sangiovanni-Vincentelli:
ESPRESSO-SIGNATURE: a new exact minimizer for logic functions.
432-440
Electronic Edition (link) BibTeX
- Vinaya Kumar Singh, A. A. Diwan:
A heuristic for decomposition in multilevel logic optimization.
441-445
Electronic Edition (link) BibTeX
- W. K. Al-Assadi, Yashwant K. Malaiya, Anura P. Jayasumana:
Faulty behavior of storage elements and its effects on sequential circuits.
446-452
Electronic Edition (link) BibTeX
- Soumitra Bose, Prathima Agrawal, Vishwani D. Agrawal:
Path delay fault simulation of sequential circuits.
453-461
Electronic Edition (link) BibTeX
- Siddharth Bhingarde, Anand Panyam, Naveed A. Sherwani:
Middle terminal cell models for efficient over-the-cell routing in high-performance circuits.
462-472
Electronic Edition (link) BibTeX
- Ed P. Huijbregts, Jochen A. G. Jess:
General gate array routing using a k-terminal net routing algorithm with failure prediction.
473-481
Electronic Edition (link) BibTeX
- K. S. V. Gopalarao, Purnendu K. Mozumder, Duane S. Boning:
An integrated technology CAD system for process and device designers.
482-490
Electronic Edition (link) BibTeX
- Robert Michael Owens, Thomas P. Kelliher, Mary Jane Irwin, Mohan Vishwanath, Raminder Singh Bajwa, W.-L. Yang:
The design and implementation of the Arithmetic Cube II, a VLSI signal processing system.
491-502
Electronic Edition (link) BibTeX
- Kaushik Roy, S. C. Prasad:
Circuit activity based logic synthesis for low power reliable operations.
503-513
Electronic Edition (link) BibTeX
- K. De, P. Banerjee:
PREST: a system for logic partitioning and resynthesis for testability.
514-525
Electronic Edition (link) BibTeX
- Dimitrios Kagaris, Spyros Tragoudas:
Cost-effective LFSR synthesis for optimal pseudoexhaustive BIST test sets.
526-536
Electronic Edition (link) BibTeX
- D. Das, Sharad C. Seth, Vishwani D. Agrawal:
Accurate computation of field reject ratio based on fault latency.
537-545
Electronic Edition (link) BibTeX
- D. D. Sharma, Fred J. Meyer, Dhiraj K. Pradhan:
Yield optimization of modular and redundant multimegabit RAMs: a study of effectiveness of coding versus static redundancy using the center-satellite model.
546-558
Electronic Edition (link) BibTeX
- David C. Blight, Robert D. McLeod:
An adaptive message passing environment for water scale systems.
559-562
Electronic Edition (link) BibTeX
- R. Varadarajan, F. Augustine:
Efficient time-space mappings of nested loops onto multidimensional systolic arrays with a flexible buffer scheme.
562-566
Electronic Edition (link) BibTeX
- C. Bachelu, Martin Lefebvre:
A study of the use of local interconnect in CMOS leaf cell design.
566-571
Electronic Edition (link) BibTeX
- C. Ying, J. Gu:
Automated pin grid array package routing on multilayer ceramic substrates.
571-575
Electronic Edition (link) BibTeX
Copyright © Sun May 17 00:30:58 2009
by Michael Ley (ley@uni-trier.de)