15. PATMOS 2005:
Leuven,
Belgium
Vassilis Paliouras, Johan Vounckx, Diederik Verkest (Eds.):
Integrated Circuit and System Design, Power and Timing Modeling, Optimization and Simulation, 15th International Workshop, PATMOS 2005, Leuven, Belgium, September 21-23, 2005, Proceedings.
Lecture Notes in Computer Science 3728 Springer 2005, ISBN 3-540-29013-3 BibTeX
Low-Power Processors
- Fernando Castro, Daniel Chaver, Luis Piñuel, Manuel Prieto, Michael C. Huang, Francisco Tirado:
A Power-Efficient and Scalable Load-Store Queue Design.
1-9
Electronic Edition (link) BibTeX
- David Rios-Arambula, Aurélien Buhrig, Marc Renaudin:
Power Consumption Reduction Using Dynamic Control of Micro Processor Performance.
10-18
Electronic Edition (link) BibTeX
- Philippe Manet, David Bol, Renaud Ambroise, Jean-Didier Legat:
Low Power Techniques Applied to a 80C51 Microcontroller for High Temperature Applications.
19-29
Electronic Edition (link) BibTeX
- Hiroshi Sasaki, Masaaki Kondo, Hiroshi Nakamura:
Dynamic Instruction Cascading on GALS Microprocessors.
30-39
Electronic Edition (link) BibTeX
- Guadalupe Miñana, Oscar Garnica, José Ignacio Hidalgo, Juan Lanchares, José Manuel Colmenar:
Power Reduction of Superscalar Processor Functional Units by Resizing Adder-Width.
40-48
Electronic Edition (link) BibTeX
Code Optimization for Low-Power
- Meuse N. Oliveira Jr., Paulo Romero Martins Maciel, Ricardo Massa Ferreira Lima, Angelo Ribeiro, Cesar Oliveira, Adilson Arcoverde, Raimundo S. Barreto, Eduardo Tavares, Leonardo Amorim:
A Retargetable Environment for Power-Aware Code Evaluation: An Approach Based on Coloured Petri Net.
49-58
Electronic Edition (link) BibTeX
- Rodrigo Possamai Bastos, Fernanda Lima Kastensmidt, Ricardo Reis:
Designing Low-Power Embedded Software for Mass-Produced Microprocessor by Using a Loop Table in On-Chip Memory.
59-68
Electronic Edition (link) BibTeX
- José Manuel Velasco, David Atienza, Katzalin Olcoz, Francky Catthoor, Francisco Tirado, Jose Manuel Mendias:
Energy Characterization of Garbage Collectors for Dynamic Applications on Embedded Systems.
69-78
Electronic Edition (link) BibTeX
- Huizhan Yi, Xuejun Yang:
Optimizing the Configuration of Dynamic Voltage Scaling Points in Real-Time Applications.
79-88
Electronic Edition (link) BibTeX
High-Level Design
- Martin Palkovic, Erik Brockmeyer, Peter Vanbroekhoven, Henk Corporaal, Francky Catthoor:
Systematic Preprocessing of Data Dependent Constructs for Embedded Systems.
89-98
Electronic Edition (link) BibTeX
- Ali Manzak:
Temperature Aware Datapath Scheduling.
99-106
Electronic Edition (link) BibTeX
- Bert Geelen, Gauthier Lafruit, V. Ferentinos, Rudy Lauwereins, Diederik Verkest:
Memory Hierarchy Energy Cost of a Direct Filtering Implementation of the Wavelet Transform.
107-116
Electronic Edition (link) BibTeX
- Minas Dasygenis, Erik Brockmeyer, Francky Catthoor, Dimitrios Soudris, Antonios Thanailakis:
Improving the Memory Bandwidth Utilization Using Loop Transformations.
117-126
Electronic Edition (link) BibTeX
- Amjad Mohsen, Richard Hofmann:
Power-Aware Scheduling for Hard Real-Time Embedded Systems Using Voltage-Scaling Enabled Architectures.
127-136
Electronic Edition (link) BibTeX
Telecommunications and Signal Processing
- Mustafa Aktan, Günhan Dündar:
Design of Digital Filters for Low Power Applications Using Integer Quadratic Programming.
137-145
Electronic Edition (link) BibTeX
- Arne Schulz, Andreas Schallenberg, Domenik Helms, Milan Schulte, Axel Reimer, Wolfgang Nebel:
A High Level Constant Coefficient Multiplier Power Model for Power Estimation on High Levels of Abstraction.
146-155
Electronic Edition (link) BibTeX
- Hyun-Ho Kim, Jung Hee Kim, Yong-hyeog Kang, Young Ik Eom:
An Energy-Tree Based Routing Algorithm in Wireless Ad-Hoc Network Environments.
156-165
Electronic Edition (link) BibTeX
- Labros Bisdounis, Spyros Blionas, Enrico Macii, Spiridon Nikolaidis, Roberto Zafalon:
Energy-Aware System-on-Chip for 5 GHz Wireless LANs.
166-176
Electronic Edition (link) BibTeX
- Theodoros Giannopoulos, Vassilis Paliouras:
Low-Power VLSI Architectures for OFDM Transmitters Based on PAPR Reduction.
177-186
Electronic Edition (link) BibTeX
Low-Power Circuits
System-on-Chip Design
Busses and Interconnections
- Roshan Weerasekera, Li-Rong Zheng, Dinesh Pamunuwa, Hannu Tenhunen:
Switching Sensitive Driver Circuit to Combat Dynamic Delay in On-Chip Buses.
277-285
Electronic Edition (link) BibTeX
- Crescenzo D'Alessandro, Delong Shang, Alexandre V. Bystrov, Alexandre Yakovlev:
PSK Signalling on NoC Buses.
286-296
Electronic Edition (link) BibTeX
- Ashutosh Chakraborty, Enrico Macii, Massimo Poncino:
Exploiting Cross-Channel Correlation for Energy-Efficient LCD Bus Encoding.
297-307
Electronic Edition (link) BibTeX
- Giorgos Dimitrakopoulos, Dimitris Nikolos:
Closed-Form Bounds for Interconnect-Aware Minimum-Delay Gate Sizing.
308-317
Electronic Edition (link) BibTeX
- Jin Shi, Yici Cai, Xianlong Hong, Sheldon X.-D. Tan:
Efficient Simulation of Power/Ground Networks with Package and Vias.
318-328
Electronic Edition (link) BibTeX
Modeling
- Gregorio Cappuccino, Andrea Pugliese, Giuseppe Cocorullo:
Output Resistance Scaling Model for Deep-Submicron Cmos Buffers for Timing Performance Optimisation.
329-336
Electronic Edition (link) BibTeX
- Alejandro Millán Calderón, Manuel Jesús Bellido Díaz, Jorge Juan-Chico, Paulino Ruiz-de-Clavijo, David Guerrero Martos, Enrique Ostúa, Julian Viejo:
Application of Internode Model to Global Power Consumption Estimation in SCMOS Gates.
337-347
Electronic Edition (link) BibTeX
- José Luis Rosselló, Sebastià A. Bota, Jaume Segura:
Compact Static Power Model of Complex CMOS Gates.
348-354
Electronic Edition (link) BibTeX
- Massimo Alioto, Gaetano Palumbo, Massimo Poli:
Energy Consumption in RC Tree Circuits with Exponential Inputs: An Analytical Model.
355-363
Electronic Edition (link) BibTeX
- Yaping Zhan, Andrzej J. Strojwas, Mahesh Sharma, David Newmark:
Statistical Critical Path Analysis Considering Correlations.
364-373
Electronic Edition (link) BibTeX
Design Automation
- Didier Van Reeth, Georges G. E. Gielen:
A CAD Platform for Sensor Interfaces in Low-Power Applications.
374-381
Electronic Edition (link) BibTeX
- Eduardo Tavares, Raimundo S. Barreto, Paulo Romero Martins Maciel, Meuse N. Oliveira Jr., Adilson Arcoverde, Gabriel Alves, Ricardo Massa Ferreira Lima, Leonardo Barros, Arthur Bessa:
An Integrated Environment for Embedded Hard Real-Time Systems Scheduling with Timing and Energy Constraints.
382-392
Electronic Edition (link) BibTeX
- Miodrag Vujkovic, David Wadkins, Carl Sechen:
Efficient Post-layout Power-Delay Curve Generation.
393-403
Electronic Edition (link) BibTeX
- Radu Zlatanovici, Borivoje Nikolic:
Power - Performance Optimization for Custom Digital Circuits.
404-414
Electronic Edition (link) BibTeX
- Siobhán Launders, Colin Doyle, Wesley Cooper:
Switching-Activity Directed Clustering Algorithm for Low Net-Power Implementation of FPGAs.
415-424
Electronic Edition (link) BibTeX
Low-Power Techniques
- Paulino Ruiz-de-Clavijo, Jorge Juan-Chico, Manuel Jesús Bellido Díaz, Alejandro Millán Calderón, David Guerrero Martos, Enrique Ostúa, Julian Viejo:
Logic-Level Fast Current Simulation for Digital CMOS Circuits.
425-435
Electronic Edition (link) BibTeX
- Tezaswi Raja, Vishwani D. Agrawal, Michael L. Bushnell:
Design of Variable Input Delay Gates for Low Dynamic Power Circuits.
436-445
Electronic Edition (link) BibTeX
- Flavio Carbognani, Felix Bürgin, Norbert Felber, Hubert Kaeslin, Wolfgang Fichtner:
Two-Phase Clocking and a New Latch Design for Low-Power Portable Applications.
446-455
Electronic Edition (link) BibTeX
- Ireneusz Brzozowski, Andrzej Kos:
Power Dissipation Reduction During Synthesis of Two-Level Logic Based on Probability of Input Vectors Changes.
456-465
Electronic Edition (link) BibTeX
Memory and Register Files
Poster Session 1:
Applications
- Konstantina Karagianni, Vassilis Paliouras:
Low-Power Aspects of Nonlinear Signal Processing.
518-527
Electronic Edition (link) BibTeX
- Vasily G. Moshnyaga, Eiji Morikawa:
Reducing Energy Consumption of Computer Display by Camera-Based User Monitoring.
528-539
Electronic Edition (link) BibTeX
- Nabil Badereddine, Patrick Girard, Arnaud Virazel, Serge Pravossoudovitch, Christian Landrault:
Controlling Peak Power Consumption During Scan Testing: Power-Aware DfT and Test Set Perspectives.
540-549
Electronic Edition (link) BibTeX
- François Macé, François-Xavier Standaert, Jean-Jacques Quisquater, Jean-Didier Legat:
A Design Methodology for Secured ICs Using Dynamic Current Mode Logic.
550-560
Electronic Edition (link) BibTeX
- Miguel Casas-Sanchez, Jose Rizo-Morente, Chris J. Bleakley:
Power Consumption Characterisation of the Texas Instruments TMS320VC5510 DSP.
561-570
Electronic Edition (link) BibTeX
- Alin Razafindraibe, Michel Robert, Marc Renaudin, Philippe Maurine:
A Method to Design Compact Dual-rail Asynchronous Primitives.
571-580
Electronic Edition (link) BibTeX
- Eckhard Grass, Frank Winkler, Milos Krstic, Alexandra Julius, Christian Stahl, Maxim Piz:
Enhanced GALS Techniques for Datapath Applications.
581-590
Electronic Edition (link) BibTeX
- Haralambos Michail, Athanasios Kakarountas, George N. Selimis, Costas E. Goutis:
Optimizing SHA-1 Hash Function for High Throughput with a Partial Unrolling Study.
591-600
Electronic Edition (link) BibTeX
Poster Session 2:
Digital Circuits
- Babak Salamat, Amirali Baniasadi:
Area-Aware Pipeline Gating for Embedded Processors.
601-608
Electronic Edition (link) BibTeX
- Stefania Perri, Pasquale Corsonello, Giuseppe Cocorullo:
Fast Low-Power 64-Bit Modular Hybrid Adder.
609-617
Electronic Edition (link) BibTeX
- Alexandre Verle, A. Landrault, Philippe Maurine, Nadine Azémard:
Speed Indicators for Circuit Optimization.
618-628
Electronic Edition (link) BibTeX
- Francisco de Toro, Raúl Jiménez, Manuel Sánchez, Julio Ortega:
Synthesis of Hybrid CBL/CMOS Cell Using Multiobjective Evolutionary Algorithms.
629-637
Electronic Edition (link) BibTeX
- Philip Teichmann, Jürgen Fischer, Stephan Henzler, Ettore Amirante, Doris Schmitt-Landsiedel:
Power-Clock Gating in Adiabatic Logic Circuits.
638-646
Electronic Edition (link) BibTeX
- Yijun Liu, Stephen B. Furber:
The Design of an Asynchronous Carry-Lookahead Adder Based on Data Characteristics.
647-656
Electronic Edition (link) BibTeX
- Daniel González, Luis Parrilla, Antonio García, Encarnación Castillo, Antonio Lloris-Ruíz:
Efficient Clock Distribution Scheme for VLSI RNS-Enabled Controllers.
657-665
Electronic Edition (link) BibTeX
- Francisco-Javier Veredas, Jordi Carrabina:
Power Dissipation Impact of the Technology Mapping Synthesis on Look-Up Table Architectures.
666-673
Electronic Edition (link) BibTeX
Poster Session 3:
Analog and Physical Design
- Paul Zuber, Peter Gritzmann, Michael Ritter, Walter Stechele:
The Optimal Wire Order for Low Power CMOS.
674-683
Electronic Edition (link) BibTeX
- Bécharia Nadji:
Effect of Post-oxidation Annealing on the Electrical Properties of Anodic Oxidized Films in Pure Water.
684-692
Electronic Edition (link) BibTeX
- B. Lasbouygues, Robin Wilson, Nadine Azémard, Philippe Maurine:
Temperature Dependency in UDSM Process.
693-703
Electronic Edition (link) BibTeX
- Howard Chen, Louis Hsu:
Circuit Design Techniques for On-Chip Power Supply Noise Monitoring System.
704-713
Electronic Edition (link) BibTeX
- Hamid Reza Sadr M. N:
A Novel Approach to the Design of a Linearized Widely Tunable Very Low Power and Low Noise Differential Transconductor.
714-723
Electronic Edition (link) BibTeX
- Marko Aleksic, Nikola Nedovic, K. Wayne Current, Vojin G. Oklobdzija:
A New Model for Timing Jitter Caused by Device Noise in Current-Mode Logic Frequency Dividers.
724-732
Electronic Edition (link) BibTeX
Special Session:
Digital Hearing Aids:
Challenges and Solutions for Ultra Low Power
Invited Talks
Copyright © Sat May 16 23:32:38 2009
by Michael Ley (ley@uni-trier.de)