ITC 1986:
Washington,
D.C.,
USA
Proceedings International Test Conference 1986, Washington, D.C., USA, September 1986.
IEEE Computer Society 1986 BibTeX
@proceedings{DBLP:conf/itc/1986,
title = {Proceedings International Test Conference 1986, Washington, D.C.,
USA, September 1986},
booktitle = {ITC},
publisher = {IEEE Computer Society},
year = {1986},
bibsource = {DBLP, http://dblp.uni-trier.de}
}
Keynote Speaker
Invited Speakers
Session 1:
Design Techniques for Built-In-Self Test
Session 2:
Using Test Data for Process Improvement
- Dennis Mancl, Mark J. Sullivan:
A Solution to Test Data Acquisition and Management.
60-64 BibTeX
- William W. Bust, Charles R. Darst, Gregory G. Krysl:
ABNER : A Burn-In Monitor and Error Reporting System for PBX Systems Test.
65-73 BibTeX
- Mark D. Winkel:
Using a Relational Database to Develop a Statistical Quality Control System for ATE.
74-79 BibTeX
- Earl Dalton, Walter Ahern, Stephen Denker, Ken Sweitzer, Bill Cooper, Tom Kelly, Stan Smith:
Systematic Yield Improvement in Board Testing Practice.
80-83 BibTeX
- David P. Cohoon, Jey Sheridan:
Case History of Networking a Wafer-Sort Area.
84-89 BibTeX
Session 3:
Test Generation Approaches and Algorithms
- Ioannis Stamelos, M. Melgara, M. Paolini, S. Morpurgo, C. Segre:
A Multi-Level Test Pattern Generation and Validation Environment.
90-96 BibTeX
- Hongtao P. Chang, William A. Rogers, Jacob A. Abraham:
Structured Functional Level Test Generation Using Binary Decision Diagrams.
97-104 BibTeX
- Noriyoshi Itazaki, Kozo Kinoshita:
Test Pattern Generation for Circuits with Three-state Modules by Improved Z-algorithm.
105-112 BibTeX
- Ki Soo Hwang, M. Ray Mercer:
Informed Test Generation Guidance Using Partially Specified Fanout Constraints.
113-120 BibTeX
- Ruey-Sing Wei, Alberto L. Sangiovanni-Vincentelli:
New Front-End and Line Justification Algorithm for Automatic Test Generation.
121-128 BibTeX
- André Ivanov, Vinod K. Agarwal:
Testability Measures : What Do They Do for ATPG ?
129-139 BibTeX
Session 4:
Meeting the Performance and Complexity Challenge of VLSI
- Gregory Freeman, Dick L. Liu, Bruce A. Wooley, Edward J. McCluskey:
Two CMOS Metastability Sensors.
140-144 BibTeX
- W. C. Bruce, C. C. Hunter, L. A. Basto:
Testing Barrel Shifters in Microprocessors.
145-153 BibTeX
- E. Kofi Vida-Torku, James A. Monzel, Charles E. Radke:
Performance Assurance of Memories Embedded in VLSI Chips.
154-160 BibTeX
- Mark R. Barber, Walter I. Satre:
Timing Measurements on CMOS VLSI Devices Designed to Drive TTL Loads.
161-168 BibTeX
- Jody Van Horn:
Accurate, Cost Effective Performance Screening of VLSI Circuit Designs.
169-175 BibTeX
- George Chiu, Jean-Mark Halbout:
Requirements and Trends for High Speed Testing.
176-181 BibTeX
Session 5:
Trends and Tradeoffs in Test Economics
Session 6:
Poster Session
Session 7:
Panel Sesion:
Advanced Burn-In and Life Test Techniques
Session 9:
Analysis Techniques for Built-In-Self-Test
- Mark Paraskeva, Anthony P. Ambler, D. F. Burrows, W. L. Knight, I. D. Dear:
Economically Viable Automatic Insertion of Self-Test Features for Custom VLSI.
232-243 BibTeX
- Balakrishnan Krishnamurthy, Ioannis G. Tollis:
Improved Techniques for Estimating Signal Probabilities.
244-251 BibTeX
- Sreejit Chakravarty, Harry B. Hunt III:
On the Computation of Detection Probability for Multiple Faults.
252-262 BibTeX
- Jacob Savir, William H. McAnney:
Random Pattern Testability of Delay Faults.
263-273 BibTeX
- A. J. Briers, K. A. E. Totton:
Random Pattern Testability by Fast Fault Simulation.
274-281 BibTeX
- Tom W. Williams, Wilfried Daehn, Matthias Gruetzner, Corot W. Starke:
Comparison of Aliasing Errors for Primitive and Non-Primitive Polynomials.
282-289 BibTeX
Session 10:
Advances in Board Test Technology
Session 11:
Modeling,
Simulation,
and Design Verification
Session 12:
Testing the Newest Generation of Microprocessors
Session 13:
Quality and Reliability
- A. Dale Flowers, Kamlesh Mathur, John Isakson:
Statistical Process Control Using the Parametric Tester.
422-427 BibTeX
- M. Aghazadeh, M. Kirschner:
Transient Thermal Characteristics of VLSI Devices : Evaluation and Application.
428-434 BibTeX
- Mario L. Côrtes, Edward J. McCluskey:
An Experiment on Intermittent-Failure Mechanisms.
435-442 BibTeX
- Jerry M. Soden, Charles F. Hawkins:
Reliability and Electrical Properties of Gate Oxide Shorts in CMOS ICs.
443-451 BibTeX
- Birger Schneider, Gert Jørgensen, Mogens B. Christensen:
The Effects of Backdrive Stressing Fast IC Technologies.
452-464 BibTeX
- J. Laurent, L. Bergher, Bernard Courtois, Jacques P. Collin:
Towards Automatic Failure Analysis of Complex ICs Through E-Beam Testing.
465-473 BibTeX
Session 14:
Design for Testability-Methods and Measures
Session 15A:
CMOS Modeling,
Test Generation,
and Fault Simulation
Session 16A:
Inexpensive Testing Techniques
Session 16B:
Advanced Test Approaches and Methods
Session 17:
CAE and Workstation
Session 18:
Advanced Testing of Analog-Digital Devices and Systems
Session 19A:
Design for Testability-PLAs,
Scan Paths,
and Verification Techniques
Session 19B:
Panel Session:
Deterministic Versus Random Testing
Session 20:
Artificial Intelligence Applications to Test-part I
Session 21:
Accuracy and Performance-They'll Get You Every Time!
Session 22:
Memory Test-From FIFO to Video
- Al Tejeda, George Conner:
Innovative Video RAM Testing.
798-807 BibTeX
- Al Mostacciuolo:
Transmission Problems Encountered When Testing Memory Devices in Parallel on Memory ATE.
808-818 BibTeX
- A. Kanadjian, D. Rodgers, M. Shepherd:
FIFO Test Program Development.
819-825 BibTeX
- Y. Nishimura, M. Hamada, H. Hidaka, H. Ozaki, K. Fujishima, Y. Hayasaka:
Redundancy Test for 1 Mbit DRAM Using Multi-Bit-Test Mode.
826-829 BibTeX
- Kim T. Le, Kewal K. Saluja:
A Novel Approach for Testing Memories Using a Built-In Self Testing Technique.
830-839 BibTeX
- T. J. Knips, D. J. Malone:
Designing Characterization Tests for Bipolar Array Performance Verification.
840-847 BibTeX
Session 23:
Software Solutions to Testing Challenges
Session 24:
Systems Test
Session 25:
Artificial Intelligence Applications to Test-Part II
Session 26:
search Techniques That You Can Use!
Copyright © Sat May 16 23:26:40 2009
by Michael Ley (ley@uni-trier.de)