ISCAS 1995:
Seattle,
WA,
USA - Volume 1
1995 IEEE International Symposium on Circuits and Systems,
ISCAS 1995,
Seattle,
Washington,
USA,
April 30 - May 3,
1995. IEEE,
1995,
ISBN 0-7803-2570-2,
Volume 1
Delta-Sigma Techniques I
VLSI Circuits I
- Anura P. Jayasumana, Yashwant K. Malaiya, Sankaran M. Menon:
A Novel High-Speed BiCMOS Domino Logic Family.
21-24 BibTeX
- Chung-Yu Wu, Jr-Houng Lu, Kuo-Hsing Cheng:
A New CMOS Current-Sensing Complementary Pass-Transistor Logic (CSCPTL) for High-Speed Low-Voltage Applications.
25-28 BibTeX
- J. A. Hidalgo-López, J. C. Tejero, J. Fernández, A. Gago:
New Types of Digital Comparators.
29-32 BibTeX
- R. X. Gu, Mohamed I. Elmasry:
Power Dissipation in Deep Submicron CMOS Digital Circuits.
33-36 BibTeX
- Stefan A. Kühn, Michael B. Kleiner, Roland Thewes, Werner Weber:
Vertical Signal Transmission in Three-Dimensional Integrated Circuits by Capacitive Coupling.
37-40 BibTeX
Floorplanning and Module Generation
Novel IIR and FIR Implementations I
Wideband Communication
- XuDuan Lin, KyungHi Chang, Jaeseok Kim:
Optimal PN Sequences Design for Quasi-Synchronous CDMA Communication Systems.
81-84 BibTeX
- C. A. Carty, M. M. Jamali, A. G. Eldin, Subhash C. Kwatra, R. E. Jones:
A High Speed 800 Channel Digital Interpolator Network.
85-88 BibTeX
- S. Subramanian, Dale J. Shpak, Andreas Antoniou:
Performance of a Quasi-Newton Adaptive Filtering Algorithm for a CDMA Indoor Wireless System.
89-92 BibTeX
- Nabil Abd Rabou, Hiroaki Ikeda, Hirofumi Yoshida:
Wideband Optical Fiber Signal Transmission System of 300MHz Bandwidth Using LED.
93-96 BibTeX
- Norman M. Filiol, Calvin Plett, Tom A. D. Riley, Miles A. Copeland:
Bit-Error Rate Measurements for A High Frequency Interpolated Frequency-Hopping Spread-Spectrum System.
97-100 BibTeX
Existence,
Uniqueness and Stability of DC Operating Points
Learning in Neural Networks
Global Bifurcations and Complex Nonlinear Phenomena in the Power System I
Combinatronics in Advanced CAS I
Delta-Sigma Techniques II
VLSI Clocking Circuits
Performance-Driven Routing
Novel IIR and FIR Implementations II
Image Processing and Compression
Aspects of Chaos
Implementation of Neural and Fuzzy Circuits
Global Bifurcations and Voltage Stability Phenomena in Electric Power Systems I
Analog Circuits and Signal Processing
- Chung-Yu Wu, Heng-Shou Hsu:
The Design of New Low-Voltage CMOS VHF Continuous-Time Lowpass Biquaud Filters.
295-298 BibTeX
- R. F. Wolffenbuttel, G. de Graaf, E. Engen:
Bipolar Circuits for Readout of an Integrated Silicon Color Sensor.
299-302 BibTeX
- Erik Bruun:
Bandwidth Limitations in Current Mode and Volage Mode Integrated Feedback Amplifiers.
303-306 BibTeX
- C. S. Choy, C. F. Chan, M. H. Ku:
A Feedback Control Circuit Design Technique to Suppress Power Noise in High Speed Output Driver.
307-310 BibTeX
- D. Perry, Gordon W. Roberts:
Log-Domain Filters Based on LC Ladder Synthesis.
311-314 BibTeX
- Giuseppe Di Cataldo, Giovanni Palmisano, Gaetano Palumbo:
A CMOS CCII+.
315-318 BibTeX
- Feng Wang, Ramesh Harjani:
Dynamic Amplifiers: Settling, Slewing and Power Issues.
319-322 BibTeX
- Peter Shah, Chris Toumazou:
A New BiCMOS Technique for Very Fast Discrete-Time Signal Processing.
323-326 BibTeX
Digital Signal Processing
- Roberto Manduchi:
2-D IFIR Structures Using Generalized Factorable Filters.
327-330 BibTeX
- Pavel Zahradnik, Rolf Unbehauen:
Frequency Shift of Two-Dimensional Real Coefficient Zero Phase Fir Digital Filters.
331-334 BibTeX
- Srikanth Pokala, Arnab K. Shaw:
Optimal Spatial-Domain Design Analogues in Optimal System Identification.
335-338 BibTeX
- H. Safiri, Majid Ahmadi, V. Ramachandran:
Design of 2-Dimensional Digital Filters Using 2-D All-Pass Building Blocks.
340-343 BibTeX
- Rajamohana Hegde, B. A. Shenoi:
Design of 2-D IIR Filters Using a New Digital Spectral Transformation.
344-347 BibTeX
- Takao Hinamoto, Shuji Karino, Naoki Kuroda:
Error Spectrum Shaping in 2-D Digital Filters.
348-351 BibTeX
- Haiyun Luo, Songwu Lu, Andreas Antoniou:
New Algorithm for Structurally Balanced Model Reduction of 2-D Discrete Systems.
352-355 BibTeX
- Haiyun Luo, Songwu Lu, Andreas Antoniou:
A Weighted Balanced Realization of 2-D Discrete Systems.
357-360 BibTeX
- Vesa Välimäki:
A New Filter Implementation Strategy for Lagrange Interpolation.
361-364 BibTeX
- Miki Haseyama, Tohru Hirohku, Hideo Kitajima:
A Realization Method of an ARMAX Lattice Filter.
365-368 BibTeX
VLSI CAD
- Alexander Y. Tetelbaum:
Path Search for Complicated Functions.
369-372 BibTeX
- Carsten F. Ball, Andreas Just, Dieter A. Mlynski:
A Fuzzy Mean Field Approach for Partitioning and Placement.
373-376 BibTeX
- Bernhard M. Riess, Gisela G. Ettelt:
Speed: Fast and Efficient Timing Driven Placement.
377-380 BibTeX
- Xiao Quan Li, Marwan A. Jabri:
Neural Network Based Estimation of VLSI Building Block Dimensions from Schematic.
381-384 BibTeX
- M. Kemal Unaltuna, Vijay Pitchumani:
ANSA: A New Neural Net Based Scheduling Algorithm for High Level Synthesis.
385-388 BibTeX
- Ian M. Bell, Kevin R. Eckersall, Stephen J. Spinks, Gaynor E. Taylor:
Fault Orientated Test and Fault Simulation of Mixed Signal Integrated Circuits.
389-392 BibTeX
- Jing-Jou Tang, Bin-Da Liu, Kuen-Jong Lee:
An IDDQ Fault Model to Facilitate the Design of Built-In Current Sensor (BICSs).
393-396 BibTeX
VLSI Applications and Neural Networks
- Stefan Wolter, Holger Matz, Andreas Schubert, Rainer Laur:
On the VLSI Implementation of the International Data Encryption Algorithm IDEA.
397-400 BibTeX
- William A. Chren Jr.:
One-Hot Residue Coding for High-Speed Non-Uniform Pseudo-Random Test Pattern Generation.
401-404 BibTeX
- Gary C. Moyer, Mark Clements, Wentai Liu, Toby Schaffer, Ralph K. Cavin III:
High Speed, Fine Resolution Pattern Generation Using the Matched Delay Technique.
405-408 BibTeX
- Kuen-Jong Lee, Sheng-Yih Jeng, Tian-Pao Lee:
A New Architecture for Analog Boundary Scan.
409-412 BibTeX
- Jörg Kramer, Rahul Sarpeshkar, Christof Koch:
An Analog VLSI Velocity Sensor.
413-416 BibTeX
- M. Salerno, F. Sargeni, V. Bonaiuto:
DPCNN: A Modular Chip for Large CNN Arrays.
417-420 BibTeX
- Chua-Chin Wang, Jeng-Ming Wu:
Analysis and Current-Mode Implementation of Asymptotically Stable Exponential Bidirectional Associative Memory.
421-424 BibTeX
- Baoyun Wang, Luxi Yang, Hongtao Lu, Zhenya He:
On the Capacity of Intraconnected Bidirectional Associative Memory.
425-428 BibTeX
- Yoshihiko Horio, Ken Suyama:
Dynamic Associative Memory Using Switched-Capacitor Chaotic Neurons.
429-432 BibTeX
Video Coding and Processing
- Michael C. Doggett, Graham R. Hellestrand:
A Hardware Architecture for Video Rate Shading of Volume Data.
433-436 BibTeX
- Bin Fu, Keshab K. Parhi:
Generalized Multiplication Free Arithmetic Codes.
437-440 BibTeX
- Hugh Q. Cao, Weiping Li:
A New Multilevel Codebook Searching Algorithm for Vector Quantization.
441-444 BibTeX
- A. Nabout, Bing Su, H. A. Nour Eldin:
A Novel Closed Contour Extractor, Principle and Algorithm.
445-448 BibTeX
- Yui-Lam Chan, Wan-Chi Siu:
Fast Interframe Transfrom Coding Based on Characteristics of Transform Coefficients and Frame Difference.
449-452 BibTeX
- J. A. Provine, Leonard T. Bruton:
Lip Synchronization in 3-D Model Based Coding for Video-Conferencing.
453-456 BibTeX
- Touradj Ebrahimi, Homer H. Chen, Barry G. Haskell:
A Region Based Motion Compensated Video Codec for Very Low Bitrate Applications.
457-461 BibTeX
- Dong-il Chang, Young-kwon Cho, Souguil Ann:
A New Wavelet Tranform-Based CELP Coder with Band Selection and Selective VQ.
462-465 BibTeX
- Keith Hung-Kei Chow, Ming L. Liou:
Simple Cell Admission Control and Buffer Management Scheme for Mulitclass Video-On-Demand Service.
466-469 BibTeX
- R. K. Bertschmann, N. R. Bartley, Leonard T. Bruton:
A 3-D Integrator-Differentiator Double-Loop (IDD) Filter for Raster-Scan Video Processing.
470-473 BibTeX
Neural Network Theory
- Raffaele Parisi, Elio D. Di Claudio, Gianni Orlandi:
Total Least Squares Approach for Fast Learning in Multilayer Neural Networks.
474-477 BibTeX
- Wu Meng, Feng Guangzeng:
A Multi-Solution Learning Algorithm for Fuzzy Rules.
478-481 BibTeX
- Yoshikazu Miyanaga, Honglan Jin, Rafiqul Islam, Koji Tochinai:
A Self-Organized Network with a Supervised Training.
482-485 BibTeX
- Jun Wang, Ce Zhu, Chenwu Wu, Zhenya He:
Neural Network Approaches to fast and Low Rate Vector Quantization.
486-489 BibTeX
- Aijit Dingankar, Irwin W. Sandberg:
On Error Bounds for Neural Network Approximation.
490-492 BibTeX
- Takeshi Kamio, Hiroshi Ninomiya, Hideki Asai:
Convergence of Hopfield Neural Network for Orthogonal Transformation.
493-496 BibTeX
- Tzuu-Hseng S. Li, Chyi-Cherng Lai:
Lyapunov Function Based Fuzzy State Estimator.
497-500 BibTeX
- Mark P. Joy, Vedat Tavsanoglu:
Circulant Matrices and the Stability of Ring CNNs.
501-504 BibTeX
- Paolo Arena, Luigi Fortuna, Giovanni Muscato, Maria Gabriella Xibilia:
Fast Learning by Weight Estimation in Complex Valued MLPs.
505-508 BibTeX
Combinatronics in Advanced CAS II
- Morikazu Nakamura, Kenji Onaga, Seiki Kyan, Manuel Silva:
A Genetic Algorithm for Sex-Fair Stable Marriage Problem.
509-512 BibTeX
- Masato Nakagawa, Dong-Ik Lee, Sadatoshi Kumagai, Shinzo Kodama:
Equivalent Net Abstraction and Firing Sequence Preservation.
513-516 BibTeX
- Tadao Murata, Jaegeol Yim:
Petri-Net Methods for Reasoning in Real-Time Control Systems.
517-520 BibTeX
- Atsushi Togashi, Nobuyuki Usui, Kukhwan Song, Norio Shiratori:
A Derivation of System Specifications Based on a Partial Logical Petri Net.
521-524 BibTeX
Analog-To-Digital Converters I
- João Goes, João C. Vital, José E. Franca:
Optimum Resolution-per-Stage in High-Speed Pipelined A/D Converters Using Self-Calibration.
525-528 BibTeX
- Jorge Guilherme, José E. Franca:
New CMOS Logarithmic A/D Converters Employing Pipeline and Algorithmic Architectures.
529-532 BibTeX
- Zheng Tang, Yuichi Shirata, Okihiko Ishizuka, Koichi Tanno:
A Self-Calibrating A/D Converter Using T-Model Neural Network.
533-536 BibTeX
- Chih-Cheng Chen, Chung-Yu Wu, Jyh-Jer Cho:
A 1.5 V CMOS Current-Mode Cyclic Analog-to-Digital Converter with Digital Error Correction.
537-540 BibTeX
- A. Häberli, Piero Malcovati, Henry Baltes, Franco Maloberti:
An Incremental A/C Converter for Accurate Vector Probe Measurements.
541-544 BibTeX
VLSI DSP I
Timing Simulation
Filter Banks and Multirate Processing I
Motion Compensated Block-Based Video Compression I
- Jian Feng, Hassan Mehrpour, Kwok-Tung Lo, A. E. Karbowiak:
Two-Layer MPEG Video Coding Algorithm for ATM Networks.
605-608 BibTeX
- Marco Winzker, Peter Pirsch, Jochen Reimers:
Architecture and Memory Requirements for Stand-Alone and Hierarchical MPEG2 HDTV-Decoders with Synchronous DRAMs.
609-612 BibTeX
- Yanghoon Kim, Chong S. Rim, Byoungki Min:
A Block Matching Algorithm with 16: 1 Subsampling and Its Hardware Design.
613-616 BibTeX
- Michael C. Chen, Alan N. Willson Jr.:
A High Accuracy Predictive Logarithmic Motion Estimation Algorithm for Video Coding.
617-620 BibTeX
- Stefan Honken, Feng-Ming Yang, Rainer Laur:
A HDTV-Suited Architecture for a Fast Full Search Block-Matching Algorithm.
621-624 BibTeX
Mathematical Treatment of Delta-Sigma Modulators
Theory and Implementation of Cellular Neural Networks
Circuit Theory Approach to Mechatronics I
Synchronization and Control of Chaotic Systems I
Analog-to-Digital Converters II
VLSI DSP II
Circuit Simulation
Filter Banks and Multirate Processing II
Motion Compensated Block-Based Video Coding II
Copyright © Sat May 16 23:25:15 2009
by Michael Ley (ley@uni-trier.de)