dblp.uni-trier.dewww.uni-trier.de

Shashidhar Thakur

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2002
10EEJinan Lou, Shashidhar Thakur, Shankar Krishnamoorthy, Henry S. Sheng: Estimating routing congestion using probabilistic analysis. IEEE Trans. on CAD of Integrated Circuits and Systems 21(1): 32-41 (2002)
1997
9EEShashidhar Thakur, Yao-Wen Chang, Martin D. F. Wong, S. Muthukrishnan: Algorithms for an FPGA switch module routing problem with application to global routing. IEEE Trans. on CAD of Integrated Circuits and Systems 16(1): 32-46 (1997)
1996
8EEShashidhar Thakur, D. F. Wong, Shankar Krishnamoorthy: Delay Minimal Decomposition of Multiplexers in Technology Mapping. DAC 1996: 254-257
7EEShashidhar Thakur, D. F. Wong: Universal Logic Modules for Series-Parallel Functions. FPGA 1996: 31-37
6EEShashidhar Thakur, D. F. Wong: Series-parallel functions and FPGA logic module design. ACM Trans. Design Autom. Electr. Syst. 1(1): 102-122 (1996)
1995
5EEShashidhar Thakur, D. F. Wong: On Designing ULM-based FPGA Logic Modules. FPGA 1995: 3-9
4EEShashidhar Thakur, D. F. Wong: Simultaneous area and delay minimum K-LUT mapping for K-exact networks. ICCD 1995: 402-408
3 Shashidhar Thakur, Kai-Yuan Chao, D. F. Wong: An Optimal Layer Assignment Algorithm for Minimizing Crosstalk for Three Layer VHV Channel Routing. ISCAS 1995: 207-210
1994
2EEShashidhar Thakur, D. F. Wong, S. Muthukrishnan: Algorithms for a switch module routing problem. EURO-DAC 1994: 265-270
1EEYao-Wen Chang, Shashidhar Thakur, Kai Zhu, D. F. Wong: A new global routing algorithm for FPGAs. ICCAD 1994: 356-361

Coauthor Index

1Yao-Wen Chang [1] [9]
2Kai-Yuan Chao [3]
3Shankar Krishnamoorthy [8] [10]
4Jinan Lou [10]
5S. Muthukrishnan (S. Muthu Muthukrishnan) [2] [9]
6Henry S. Sheng [10]
7Martin D. F. Wong (D. F. Wong) [1] [2] [3] [4] [5] [6] [7] [8] [9]
8Kai Zhu [1]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)