dblp.uni-trier.dewww.uni-trier.de

Peter Pirsch

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo
Home Page

2009
62EEGuillermo Payá Vayá, Javier Martín-Langerwerf, Sören Moch, Peter Pirsch: An Enhanced DMA Controller in SIMD Processors for Video Applications. ARCS 2009: 159-170
2008
61EEHolger Flatt, Steffen Blume, Sebastian Hesselbarth, Torsten Schünemann, Peter Pirsch: A parallel hardware architecture for connected component labeling based on fast label merging. ASAP 2008: 144-149
60EEKonstantin Septinus, Christian Grimm, Vladislav Rumyantsev, Peter Pirsch: On the Benefit of Caching Traffic Flow Data in the Link Buffer. SAMOS 2008: 2-11
2007
59EEGuillermo Payá Vayá, Javier Martín-Langerwerf, Piriya Taptimthong, Peter Pirsch: Design Space Exploration of Media Processors: A Generic VLIW Architecture and a Parameterized Scheduler. ARCS 2007: 254-267
58EEGuillermo Paya-Vay, Javier Martín-Langerwerf, Peter Pirsch: RAPANUI: A case study in Rapid Prototyping for Multiprocessor System-on-Chip. DSD 2007: 215-221
57EENorman Nolte, Winfried Gehrke, Frank Wiczinowski, Peter Pirsch: Scalable Multi-Standard LSI Texture Encoder for MPEG and VC-1 Video Compression. ICME 2007: 1187-1190
56EEGuillermo Payá Vayá, Javier Martín-Langerwerf, Piriya Taptimthong, Peter Pirsch: Design Space Exploration of Media Processors: A Parameterized Scheduler. ICSAMOS 2007: 41-49
55EEHolger Flatt, Sebastian Hesselbarth, Sebastian Flügel, Peter Pirsch: A Modular Coprocessor Architecture for Embedded Real-Time Image and Video Signal Processing. SAMOS 2007: 241-250
54EEGuillermo Payá Vayá, Thomas Jambor, Konstantin Septinus, Sebastian Hesselbarth, Holger Flatt, Marc Freisfeld, Peter Pirsch: ChipDesign: from theory to real world. WCAE 2007: 58-64
2005
53 Matthias Winter, Peter Pirsch: Von abstrakten Architekturtemplates zur hardwarenahen Architekturexploration. GI Jahrestagung (1) 2005: 458
52EEGuillermo Payá Vayá, Javier Martín-Langerwerf, Peter Pirsch: RAPANUI: Rapid Prototyping for Media Processor Architecture Exploration. SAMOS 2005: 32-40
51EEHans-Joachim Stolberg, Mladen Berekovic, Sören Moch, Lars Friebe, Mark Bernd Kulaczewski, Sebastian Flügel, Heiko Klußmann, Andreas Dehnhardt, Peter Pirsch: HiBRID-SoC: A Multi-Core SoC Architecture for Multimedia Signal Processing. VLSI Signal Processing 41(1): 9-20 (2005)
50EEHans-Joachim Stolberg, Mladen Berekovic, Peter Pirsch: A Platform-Independent Methodology for Performance Estimation of Multimedia Signal Processing Applications. VLSI Signal Processing 41(2): 139-151 (2005)
2004
49EECarsten Reuter, Javier Martín-Langerwerf, Hans-Joachim Stolberg, Peter Pirsch: Performance Estimation of Streaming Media Applications for Reconfigurable Platforms. SAMOS 2004: 69-77
48EESören Moch, Mladen Berekovic, Hans-Joachim Stolberg, Lars Friebe, Mark Bernd Kulaczewski, Andreas Dehnhardt, Peter Pirsch: HIBRID-SOC: a multi-core architecture for image and video applications. SIGARCH Computer Architecture News 32(3): 55-61 (2004)
47EEMladen Berekovic, Sören Moch, Peter Pirsch: A scalable, clustered SMT processor for digital signal processing. SIGARCH Computer Architecture News 32(3): 62-69 (2004)
2003
46EEHans-Joachim Stolberg, Mladen Berekovic, Lars Friebe, Sören Moch, Sebastian Flügel, Xun Mao, Mark Bernd Kulaczewski, Heiko Klußmann, Peter Pirsch: HiBRID-SoC: A Multi-Core System-on-Chip Architecture for Multimedia Signal Processing Applications. DATE 2003: 20008-20013
45 Hans-Joachim Stolberg, Mladen Berekovic, Lars Friebe, Sören Moch, Sebastian Flügel, Mark Bernd Kulaczewski, Peter Pirsch: HiBRID-SoC: a multi-core architecture for image and video applications. ICIP (3) 2003: 101-104
44 Hans-Joachim Stolberg, Mladen Berekovic, Lars Friebe, Sören Moch, Mark Bernd Kulaczewski, Peter Pirsch: HiBRID-SoC: A Multi-Core System-on-Chip Architecture for Multimedia Signal Processing. VLSI-SOC 2003: 155-160
2002
43EEPeter Pirsch, Achim Freimann, C. Klar, Jens Peter Wittenburg: Processor Architectures for Multimedia Applications. Embedded Processor Design Challenges 2002: 188-206
42EEJavier Martín-Langerwerf, Carsten Reuter, Holger Kropp, Peter Pirsch: Benefits of Macro-Based Multi-FPGA Partitioning for Video Processing Applications. IEEE International Workshop on Rapid System Prototyping 2002: 60-65
41 Xun Mao, Wei Wang, Huimin Gong, Yan L. He, Jian Lou, Lu Yu, Qingdong Yao, Peter Pirsch: Highly efficient simulation environment for HDTV video decoder in VLSI design. VCIP 2002: 1006-1014
40 Mladen Berekovic, Hans-Joachim Stolberg, Peter Pirsch: Multicore system-on-chip architecture for MPEG-4 streaming video. IEEE Trans. Circuits Syst. Video Techn. 12(8): 688- (2002)
39EEMladen Berekovic, Peter Pirsch, Thorsten Selinger, Kai-Immo Wels, Carolina Miro, Anne Lafage, Christoph Heer, Giovanni Ghigo: Architecture of an Image Rendering Co-Processor for MPEG-4 Visual Compositing. VLSI Signal Processing 31(2): 157-171 (2002)
2001
38EEHans-Joachim Stolberg, Mladen Berekovic, Peter Pirsch, Holger Runge: Implementing The MPEG-4 Advanced Simple Profile For Streaming Video Applications. ICME 2001
37EEMark Bernd Kulaczewski, Stefan Zimmerman, Erich Barke, Peter Pirsch: CHIPDESIGN - A Novel Project-oriented Microelectronics Course. MSE 2001: 71-72
36EEPeter Pirsch, Carsten Reuter, Jens Peter Wittenburg, Mark Bernd Kulaczewski, Hans-Joachim Stolberg: Architecture Concepts for Multimedia Signal Processing. VLSI Signal Processing 29(3): 157-165 (2001)
2000
35 Dimitrios Soudris, Peter Pirsch, Erich Barke: Integrated Circuit Design, Power and Timing Modeling, Optimization and Simulation, 10th International Workshop, PATMOS 2000, Göttingen, Germany, September 13-15, 2000, Proceedings Springer 2000
34EEMladen Berekovic, Peter Pirsch, Thorsten Selinger, Kai-Immo Wels, Carolina Miro, Anne Lafage, Christoph Heer, Giovanni Ghigo: Architecture of an Image Rendering Co-Processor for MPEG-4 Systems. ASAP 2000: 15-24
33EEKlaus Herrmann, Sören Moch, Jörg Hilgenstock, Peter Pirsch: Implementation of a Multiprocessor System with Distributed Embedded DRAM on a Large Area Integrated Circuit. DFT 2000: 105-113
1999
32EEHans-Joachim Stolberg, Martin Ohmacht, Peter Pirsch: Cellular Multiprocessor Arrays with Adaptive Resource Utilization. ACPC 1999: 480-489
31 Jens Peter Wittenburg, Willm Hinrichs, Martin Ohmacht, Hanno Lieske, Helge Kloos, Peter Pirsch: HiPAR-DSP: Ein 1.3 GOPS Multimedia Signalprozessor. ARCS 1999: 15-21
30 Helge Kloos, Mladen Berekovic, Peter Pirsch: Hardware Realisierung einer JAVA Virtual Machine für High Performance Multimedia-Anwendungen. ARCS 1999: 5-14
29 Holger Kropp, Carsten Reuter, Matthias Wiege, Tien-Toan Do, Peter Pirsch: An FPGA-based Prototyping System for Real-Time Verification of Video Processing Schemes. FPL 1999: 333-338
28EEJörg Hilgenstock, Klaus Herrmann, Peter Pirsch: Memory Organization of a Single-Chip Video Signal Processing System with Embedded DRAM. Great Lakes Symposium on VLSI 1999: 42-45
27EEMladen Berekovic, K. Jacob, Peter Pirsch: Architecture of a hardware module for MPEG-4 shape decoding. ISCAS (1) 1999: 157-160
26EEMladen Berekovic, Helge Kloos, Peter Pirsch: Hardware Realization of a Java Virtual Machine for High Performance Multimedia Applications. VLSI Signal Processing 22(1): 31-43 (1999)
25EEMohammad Ibrahim, Peter Pirsch, Johan McCanny: Guest Editors' Introduction. VLSI Signal Processing 22(1): 5-6 (1999)
24EEMladen Berekovic, Hans-Joachim Stolberg, Mark Bernd Kulaczewski, Peter Pirsch, Henning Möller, Holger Runge, Johannes Kneip, Benno Stabernack: Instruction Set Extensions for MPEG-4 Video. VLSI Signal Processing 23(1): 27-49 (1999)
1998
23EEMladen Berekovic, Peter Pirsch: An Array Processor Architecture with Parallel Data Cache for Image Rendering and Compositing. Computer Graphics International 1998: 411-
22EEJörg Hilgenstock, Klaus Herrmann, Jan Otterstedt, Dirk Niggemeyer, Peter Pirsch: A Video Signal Processor for MIMD Multiprocessing. DAC 1998: 50-55
21EEJens Peter Wittenburg, Willm Hinrichs, Johannes Kneip, Martin Ohmacht, Mladen Berekovic, Hanno Lieske, Helge Kloos, Peter Pirsch: Realization of a Programmable Parallel DSP for High Performance Image Processing Applications. DAC 1998: 56-61
20EETien-Toan Do, Holger Kropp, Carsten Reuter, Peter Pirsch: A Flexible Implementation of High-Performance FIR Filters on Xilinx FPGAs. FPL 1998: 441-445
19EEHolger Kropp, Carsten Reuter, Peter Pirsch: The Video and Image Processing Emulation System VIPES. International Workshop on Rapid System Prototyping 1998: 170-175
18EEMladen Berekovic, Peter Pirsch, Johannes Kneip: An Algorithm-Hardware-System Approach to VLIW Multimedia Processors. VLSI Signal Processing 20(1-2): 163-180 (1998)
1997
17EECarsten Reuter, Markus Schwiegershausen, Peter Pirsch: Heterogeneous Multiprocessor Scheduling and Allocation using Evolutionary Algorithms. ASAP 1997: 294-303
16 Tien-Toan Do, Holger Kropp, Markus Schwiegershausen, Peter Pirsch: Implementation of pipelined multipliers on Xilinx FPGAs. FPL 1997: 51-60
15EEJohannes Kneip, Mladen Berekovic, Jens Peter Wittenburg, Willm Hinrichs, Peter Pirsch: An Algorithm Adapted Autonomous Controlling Concept for a Parallel Single-Chip Digital Signal Processor. VLSI Signal Processing 16(1): 31-40 (1997)
1995
14EEMarkus Schwiegershausen, Peter Pirsch: A formal approach for the optimization of heterogeneous multiprocessors for complex image processing schemes. EURO-DAC 1995: 8-13
13 Peter Pirsch, Johannes Kneip, Karsten Rönner: Parallelization Resources of Image Processing Algorithms and Their Mapping on a Programmable Parallel Videosignal Processor. ISCAS 1995: 562-565
12 Marco Winzker, Peter Pirsch, Jochen Reimers: Architecture and Memory Requirements for Stand-Alone and Hierarchical MPEG2 HDTV-Decoders with Synchronous DRAMs. ISCAS 1995: 609-612
11EEMarkus Schwiegershausen, Peter Pirsch: A system level design methodology for the optimization of heterogeneous multiprocessors. ISSS 1995: 162-169
10EEMirjam Schönfeld, Jens Franzen, Markus Schwiegershausen, Peter Pirsch, Uwe Vehlies, Andreas Münzner: The LISA design environment for the synthesis of array processors including memories for the data transfer and fault tolerance by reconfiguration and coding techniques. VLSI Signal Processing 11(1-2): 51-74 (1995)
1993
9 Klaus Gaedke, Jens Franzen, Peter Pirsch: A Fault-tolerant DCT-Architecture Based on Distributed Arithmetic. ISCAS 1993: 1583-1586
8 Peter Pirsch, Winfried Gehrke, R. Hoffer: A Hierarchical Multiprocessor Achitecture for Video Coding Applications. ISCAS 1993: 1750-1753
7 J. Schönfeld, Peter Pirsch: Single board image processing unit for vehicle guidance. VLSI 1993: 151-160
6EEV. Hecht, Karsten Rönner, Peter Pirsch: A defect-tolerant systolic array implementation for real time image processing. VLSI Signal Processing 5(1): 37-47 (1993)
5EEKlaus Gaedke, Hartwig Jeschke, Peter Pirsch: A VLSI based MIMD architecture of a multiprocessor system for real-time video processing applications. VLSI Signal Processing 5(2-3): 159-169 (1993)
1991
4 Mirjam Schönfeld, Markus Schwiegershausen, Peter Pirsch: Synthesis of intermediate memories for the data supply to processor arrays. Algorithms and Parallel VLSI Architectures 1991: 365-370
3 Mirjam Schönfeld, Markus Schwiegershausen, Peter Pirsch: Synthesis of Intermediate Memories needed for the Data Supply to Processor Arrays. VLSI 1991: 297-306
1984
2 P. Drews, Peter Pirsch, K. Schaper: Circuit Technique for VLSI Design of a Video Codec. ICC (1) 1984: 250-255
1983
1EEPeter Pirsch, Arun N. Netravali: Transmission of gray level images by multilevel dither techniques. Computers & Graphics 7(1): 31-44 (1983)

Coauthor Index

1Erich Barke [35] [37]
2Mladen Berekovic [15] [18] [21] [23] [24] [26] [27] [30] [34] [38] [39] [40] [44] [45] [46] [47] [48] [50] [51]
3Steffen Blume [61]
4Andreas Dehnhardt [48] [51]
5Tien-Toan Do [16] [20] [29]
6P. Drews [2]
7Holger Flatt [54] [55] [61]
8Sebastian Flügel [45] [46] [51] [55]
9Jens Franzen [9] [10]
10Achim Freimann [43]
11Marc Freisfeld [54]
12Lars Friebe [44] [45] [46] [48] [51]
13Klaus Gaedke [5] [9]
14Winfried Gehrke [8] [57]
15Giovanni Ghigo [34] [39]
16Huimin Gong [41]
17Christian Grimm [60]
18Yan L. He [41]
19V. Hecht [6]
20Christoph Heer [34] [39]
21Klaus Herrmann [22] [28] [33]
22Sebastian Hesselbarth [54] [55] [61]
23Jörg Hilgenstock [22] [28] [33]
24Willm Hinrichs [15] [21] [31]
25R. Hoffer [8]
26Mohammad Ibrahim [25]
27K. Jacob [27]
28Thomas Jambor [54]
29Hartwig Jeschke [5]
30C. Klar [43]
31Helge Kloos [21] [26] [30] [31]
32Heiko Klußmann [46] [51]
33Johannes Kneip [13] [15] [18] [21] [24]
34Holger Kropp [16] [19] [20] [29] [42]
35Mark Bernd Kulaczewski [24] [36] [37] [44] [45] [46] [48] [51]
36Anne Lafage [34] [39]
37Hanno Lieske [21] [31]
38Jian Lou [41]
39Xun Mao [41] [46]
40Javier Martín-Langerwerf [42] [49] [52] [56] [58] [59] [62]
41Johan McCanny [25]
42Carolina Miro [34] [39]
43Sören Moch [33] [44] [45] [46] [47] [48] [51] [62]
44Henning Möller [24]
45Andreas Münzner [10]
46Arun N. Netravali [1]
47Dirk Niggemeyer [22]
48Norman Nolte [57]
49Martin Ohmacht [21] [31] [32]
50Jan Otterstedt [22]
51Guillermo Paya-Vay [58]
52Jochen Reimers [12]
53Carsten Reuter [17] [19] [20] [29] [36] [42] [49]
54Karsten Rönner [6] [13]
55Vladislav Rumyantsev [60]
56Holger Runge [24] [38]
57K. Schaper [2]
58J. Schönfeld [7]
59Mirjam Schönfeld [3] [4] [10]
60Torsten Schünemann [61]
61Markus Schwiegershausen [3] [4] [10] [11] [14] [16] [17]
62Thorsten Selinger [34] [39]
63Konstantin Septinus [54] [60]
64Dimitrios Soudris (D. J. Soudris) [35]
65Benno Stabernack [24]
66Hans-Joachim Stolberg [24] [32] [36] [38] [40] [44] [45] [46] [48] [49] [50] [51]
67Piriya Taptimthong [56] [59]
68Guillermo Payá Vayá [52] [54] [56] [59] [62]
69Uwe Vehlies [10]
70Wei Wang [41]
71Kai-Immo Wels [34] [39]
72Frank Wiczinowski [57]
73Matthias Wiege [29]
74Matthias Winter [53]
75Marco Winzker [12]
76Jens Peter Wittenburg [15] [21] [31] [36] [43]
77Qingdong Yao [41]
78Lu Yu [41]
79Stefan Zimmerman [37]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)