| 1998 |
| 8 | EE | Robert Michael Owens,
Mohan Vishwanath:
A Very Efficient Storage Structure for DWT and IDWT Filters.
VLSI Signal Processing 19(3): 215-225 (1998) |
| 1996 |
| 7 | EE | Mohan Vishwanath,
Robert Michael Owens:
A Common Architecture For The DWT and IDWT.
ASAP 1996: 193-198 |
| 6 | EE | Navin Chaddha,
Mohan Vishwanath:
A low power video encoder with power, memory and bandwidth scalability.
VLSI Design 1996: 358-363 |
| 5 | EE | Manjit Borah,
Chetana Nagendra,
Mohan Vishwanath,
Robert Michael Owens,
Mary Jane Irwin:
An optimal time multiplication free algorithm for edge detection on a mesh.
VLSI Signal Processing 13(1): 67-75 (1996) |
| 4 | EE | Chaitali Chakrabarti,
Mohan Vishwanath,
Robert Michael Owens:
Architectures for wavelet transforms: A survey.
VLSI Signal Processing 14(2): 171-192 (1996) |
| 1995 |
| 3 | | Navin Chaddha,
Mohan Vishwanath,
Philip A. Chou:
Hierarchical Vector Quantization of Perceptually Weighted Block Transforms.
Data Compression Conference 1995: 3-12 |
| 1994 |
| 2 | | Mohan Vishwanath,
Philip A. Chou:
An Efficient Algorithm for Hierarchical Compression of Video.
ICIP (3) 1994: 275-279 |
| 1993 |
| 1 | EE | Robert Michael Owens,
Thomas P. Kelliher,
Mary Jane Irwin,
Mohan Vishwanath,
Raminder Singh Bajwa,
W.-L. Yang:
The design and implementation of the Arithmetic Cube II, a VLSI signal processing system.
IEEE Trans. VLSI Syst. 1(4): 491-502 (1993) |