dblp.uni-trier.dewww.uni-trier.de

Mohan Vishwanath

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

1998
8EERobert Michael Owens, Mohan Vishwanath: A Very Efficient Storage Structure for DWT and IDWT Filters. VLSI Signal Processing 19(3): 215-225 (1998)
1996
7EEMohan Vishwanath, Robert Michael Owens: A Common Architecture For The DWT and IDWT. ASAP 1996: 193-198
6EENavin Chaddha, Mohan Vishwanath: A low power video encoder with power, memory and bandwidth scalability. VLSI Design 1996: 358-363
5EEManjit Borah, Chetana Nagendra, Mohan Vishwanath, Robert Michael Owens, Mary Jane Irwin: An optimal time multiplication free algorithm for edge detection on a mesh. VLSI Signal Processing 13(1): 67-75 (1996)
4EEChaitali Chakrabarti, Mohan Vishwanath, Robert Michael Owens: Architectures for wavelet transforms: A survey. VLSI Signal Processing 14(2): 171-192 (1996)
1995
3 Navin Chaddha, Mohan Vishwanath, Philip A. Chou: Hierarchical Vector Quantization of Perceptually Weighted Block Transforms. Data Compression Conference 1995: 3-12
1994
2 Mohan Vishwanath, Philip A. Chou: An Efficient Algorithm for Hierarchical Compression of Video. ICIP (3) 1994: 275-279
1993
1EERobert Michael Owens, Thomas P. Kelliher, Mary Jane Irwin, Mohan Vishwanath, Raminder Singh Bajwa, W.-L. Yang: The design and implementation of the Arithmetic Cube II, a VLSI signal processing system. IEEE Trans. VLSI Syst. 1(4): 491-502 (1993)

Coauthor Index

1Raminder Singh Bajwa [1]
2Manjit Borah [5]
3Navin Chaddha [3] [6]
4Chaitali Chakrabarti [4]
5Philip A. Chou [2] [3]
6Mary Jane Irwin [1] [5]
7Thomas P. Kelliher [1]
8Chetana Nagendra [5]
9Robert Michael Owens [1] [4] [5] [7] [8]
10W.-L. Yang [1]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)