2008 |
56 | EE | Sachin S. Sapatnekar,
Eshel Haritan,
Kurt Keutzer,
Anirudh Devgan,
Desmond Kirkpatrick,
Stephen Meier,
Duaine Pryor,
Tom Spyrou:
Reinventing EDA with manycore processors.
DAC 2008: 126-127 |
2007 |
55 | EE | Murari Mani,
Anirudh Devgan,
Michael Orshansky,
Yaping Zhan:
A Statistical Algorithm for Power- and Timing-Limited Parametric Yield Optimization of Large Integrated Circuits.
IEEE Trans. on CAD of Integrated Circuits and Systems 26(10): 1790-1802 (2007) |
54 | EE | Anand Ramalingam,
Anirudh Devgan,
David Z. Pan:
Wakeup Scheduling in MTCMOS Circuits Using Successive Relaxation to Minimize Ground Bounce.
J. Low Power Electronics 3(1): 28-35 (2007) |
2006 |
53 | EE | Anand Ramalingam,
Sreekumar V. Kodakara,
Anirudh Devgan,
David Z. Pan:
Robust analytical gate delay modeling for low voltage circuits.
ASP-DAC 2006: 61-66 |
52 | EE | Rajeev R. Rao,
Anirudh Devgan,
David Blaauw,
Dennis Sylvester:
Analytical yield prediction considering leakage/performance correlation.
IEEE Trans. on CAD of Integrated Circuits and Systems 25(9): 1685-1695 (2006) |
2005 |
51 | EE | Florentin Dartu,
Anirudh Devgan,
Noel Menezes:
Variability modeling and variability-aware design in deep submicron integrated circuits.
ACM Great Lakes Symposium on VLSI 2005: 1 |
50 | EE | Kanak Agarwal,
Dennis Sylvester,
David Blaauw,
Anirudh Devgan:
Achieving continuous VT performance in a dual VT process.
ASP-DAC 2005: 393-398 |
49 | EE | David Blaauw,
Anirudh Devgan,
Farid N. Najm:
Leakage power: trends, analysis and avoidance.
ASP-DAC 2005 |
48 | EE | Anand Ramalingam,
Bin Zhang,
Anirudh Devgan,
David Z. Pan:
Sleep transistor sizing using timing criticality and temporal currents.
ASP-DAC 2005: 1094-1097 |
47 | EE | Michael W. Beattie,
Hui Zheng,
Anirudh Devgan,
Byron Krauter:
Spatially distributed 3D circuit models.
DAC 2005: 153-158 |
46 | EE | Murari Mani,
Anirudh Devgan,
Michael Orshansky:
An efficient algorithm for statistical minimization of total power under timing yield constraints.
DAC 2005: 309-314 |
45 | EE | Maha Nizam,
Farid N. Najm,
Anirudh Devgan:
Power grid voltage integrity verification.
ISLPED 2005: 239-244 |
44 | EE | Rahul M. Rao,
Kanak Agarwal,
Anirudh Devgan,
Kevin J. Nowka,
Dennis Sylvester,
Richard B. Brown:
Parametric Yield Analysis and Constrained-Based Supply Voltage Optimization.
ISQED 2005: 284-290 |
43 | EE | Anirudh Devgan,
Ruchir Puri,
Sachin Sapatnaker,
Tanay Karnik,
Rajiv V. Joshi:
Design of sub-90nm Circuits and Design Methodologies.
ISQED 2005: 3-4 |
42 | EE | Anirudh Devgan,
Luca Daniel,
Byron Krauter,
Lei He:
Modeling and Design of Chip-Package Interface.
ISQED 2005: 6 |
41 | EE | Anirudh Devgan,
Sani R. Nassif:
Power Variability and Its Impact on Design.
VLSI Design 2005: 679-682 |
40 | EE | Rajeev R. Rao,
David Blaauw,
Dennis Sylvester,
Anirudh Devgan:
Modeling and Analysis of Parametric Yield under Power and Performance Constraints.
IEEE Design & Test of Computers 22(4): 376-385 (2005) |
39 | EE | Emrah Acar,
Anirudh Devgan,
Sani R. Nassif:
Leakage and Leakage Sensitivity Computation for Combinational Circuits.
J. Low Power Electronics 1(2): 172-181 (2005) |
2004 |
38 | EE | Rajeev R. Rao,
Anirudh Devgan,
David Blaauw,
Dennis Sylvester:
Parametric yield estimation considering leakage variability.
DAC 2004: 442-447 |
37 | EE | Charles J. Alpert,
Frank Liu,
Chandramouli V. Kashyap,
Anirudh Devgan:
Closed-form delay and slew metrics made easy.
IEEE Trans. on CAD of Integrated Circuits and Systems 23(12): 1661-1669 (2004) |
36 | EE | Chandramouli V. Kashyap,
Charles J. Alpert,
Frank Liu,
Anirudh Devgan:
Closed-form expressions for extending step delay and slew metrics to ramp inputs for RC trees.
IEEE Trans. on CAD of Integrated Circuits and Systems 23(4): 509-516 (2004) |
2003 |
35 | EE | Charles J. Alpert,
Frank Liu,
Chandramouli V. Kashyap,
Anirudh Devgan:
Delay and slew metrics using the lognormal distribution.
DAC 2003: 382-385 |
34 | EE | Jiayong Le,
Lawrence T. Pileggi,
Anirudh Devgan:
Circuit Simulation of Nanotechnology Devices with Non-monotonic I-V Characteristics.
ICCAD 2003: 491-496 |
33 | EE | Anirudh Devgan,
Chandramouli V. Kashyap:
Block-based Static Timing Analysis with Uncertainty.
ICCAD 2003: 607-614 |
32 | EE | Rahul M. Rao,
Jeffrey L. Burns,
Anirudh Devgan,
Richard B. Brown:
Efficient techniques for gate leakage estimation.
ISLPED 2003: 100-103 |
31 | EE | Haihua Su,
Frank Liu,
Anirudh Devgan,
Emrah Acar,
Sani R. Nassif:
Full chip leakage estimation considering power supply and temperature variations.
ISLPED 2003: 78-83 |
30 | EE | Emrah Acar,
Anirudh Devgan,
Rahul M. Rao,
Ying Liu,
Haihua Su,
Sani R. Nassif,
Jeffrey L. Burns:
Leakage and leakage sensitivity computation for combinational circuits.
ISLPED 2003: 96-99 |
29 | EE | Chandramouli V. Kashyap,
Charles J. Alpert,
Frank Liu,
Anirudh Devgan:
Closed form expressions for extending step delay and slew metrics to ramp inputs.
ISPD 2003: 24-31 |
2002 |
28 | EE | Chandramouli V. Kashyap,
Charles J. Alpert,
Frank Liu,
Anirudh Devgan:
PERI: a technique for extending delay and slew metrics to ramp inputs.
Timing Issues in the Specification and Synthesis of Digital Systems 2002: 57-62 |
27 | EE | Charles J. Alpert,
Anirudh Devgan,
John P. Fishburn,
Stephen T. Quay:
Correction to "interconnect synthesis without wire tapering".
IEEE Trans. on CAD of Integrated Circuits and Systems 21(4): 497-497 (2002) |
2001 |
26 | EE | Hao Ji,
Anirudh Devgan,
Wayne Wei-Ming Dai:
KSim: a stable and efficient RKC simulator for capturing on-chip inductance effect.
ASP-DAC 2001: 379-384 |
25 | EE | Charles J. Alpert,
Anirudh Devgan,
John P. Fishburn,
Stephen T. Quay:
Interconnect synthesis without wire tapering.
IEEE Trans. on CAD of Integrated Circuits and Systems 20(1): 90-104 (2001) |
24 | EE | Charles J. Alpert,
Anirudh Devgan,
Chandramouli V. Kashyap:
RC delay metrics for performance optimization.
IEEE Trans. on CAD of Integrated Circuits and Systems 20(5): 571-582 (2001) |
2000 |
23 | | Anirudh Devgan,
Hao Ji,
Wayne Wei-Ming Dai:
How to Efficiently Capture On-Chip Inductance Effects: Introducing a New Circuit Element K.
ICCAD 2000: 150-155 |
22 | | Chandramouli V. Kashyap,
Charles J. Alpert,
Anirudh Devgan:
An "Effective" Capacitance Based Delay Metric for RC Interconnect.
ICCAD 2000: 229-234 |
21 | EE | Charles J. Alpert,
Anirudh Devgan,
Chandramouli V. Kashyap:
A two moment RC delay metric for performance optimization.
ISPD 2000: 69-74 |
20 | EE | Tuyen V. Nguyen,
Anirudh Devgan,
Ognen J. Nastov,
David W. Winston:
Transient sensitivity computation in controlled explicit piecewiselinear simulation.
IEEE Trans. on CAD of Integrated Circuits and Systems 19(1): 98-110 (2000) |
1999 |
19 | EE | Charles J. Alpert,
Anirudh Devgan,
Stephen T. Quay:
Buffer Insertion with Accurate Gate and Interconnect Delay Computation.
DAC 1999: 479-484 |
18 | EE | Anirudh Devgan,
Peter R. O'Brien:
Realizable reduction for RC interconnect circuits.
ICCAD 1999: 204-207 |
17 | EE | Charles J. Alpert,
Anirudh Devgan,
Stephen T. Quay:
Is wire tapering worthwhile?
ICCAD 1999: 430-436 |
16 | EE | Charles J. Alpert,
Anirudh Devgan,
Stephen T. Quay:
Buffer insertion for noise and delay optimization.
IEEE Trans. on CAD of Integrated Circuits and Systems 18(11): 1633-1645 (1999) |
1998 |
15 | | Anirudh Devgan,
Sandip Kundu:
Timing Analysis and Optimization: From Devices to Systems (Abstract of Embedded Tutorial).
ASP-DAC 1998: 345 |
14 | EE | Charles J. Alpert,
Anirudh Devgan,
Stephen T. Quay:
Buffer Insertion for Noise and Delay Optimization.
DAC 1998: 362-367 |
13 | EE | Tuyen V. Nguyen,
Anirudh Devgan,
Ognen J. Nastov:
Adjoint Transient Sensitivity Computation in Piecewise Linear Simulation.
DAC 1998: 477-482 |
12 | EE | Tuyen V. Nguyen,
Anirudh Devgan,
Ali Sadigh:
Simulation of coupling capacitances using matrix partitioning.
ICCAD 1998: 12-18 |
1997 |
11 | EE | Charles J. Alpert,
Anirudh Devgan:
Wire Segmenting for Improved Buffer Insertion.
DAC 1997: 588-593 |
10 | EE | Anirudh Devgan:
Efficient coupled noise estimation for on-chip interconnects.
ICCAD 1997: 147-151 |
9 | EE | Tuyen V. Nguyen,
Anirudh Devgan:
State transformation in event driven explicit simulation.
ICCAD 1997: 289-294 |
8 | EE | Anirudh Devgan,
Leon Stok,
Sandip Kundu:
Timing analysis and optimization: from devices to systems (tutorial).
ICCAD 1997 |
1996 |
7 | EE | Anirudh Devgan:
Transient simulation of integrated circuits in the charge-voltage plane.
IEEE Trans. on CAD of Integrated Circuits and Systems 15(11): 1379-1390 (1996) |
1995 |
6 | EE | Anirudh Devgan:
Efficient and accurate transient simulation in charge-voltage plane.
ICCAD 1995: 110-114 |
5 | EE | Anirudh Devgan:
Accurate device modeling techniques for efficient timing simulation of integrated circuits.
ICCD 1995: 138-143 |
4 | EE | Anirudh Devgan,
Ronald A. Rohrer:
Efficient simulation of interconnect and mixed analog-digital circuits in ACES.
VLSI Design 1995: 229-233 |
1994 |
3 | EE | Anirudh Devgan,
Ronald A. Rohrer:
Adaptively controlled explicit simulation.
IEEE Trans. on CAD of Integrated Circuits and Systems 13(6): 746-762 (1994) |
1993 |
2 | EE | Anirudh Devgan,
Ronald A. Rohrer:
Event driven adaptively controlled explicit simulation of integrated circuits.
ICCAD 1993: 136-140 |
1 | | Anirudh Devgan,
Ronald A. Rohrer:
ACES: A Transient Simulation Strategy for Integrated Circuits.
ICCD 1993: 357-360 |