33. MICRO 2000:
Monterey,
California,
USA
MICRO 33,
Proceedings of the 33rd Annual IEEE/ACM International Symposium on Microarchitecture,
10-13 December 2000,
Monterey,
California,
USA
- David Baker:
A whole new ballgame - supercomputing on two AA batteries (keynote session).
3
Electronic Edition (link) BibTeX
- Darrell Boggs:
Breathing life into a paper tiger (keynote session).
5
Electronic Edition (link) BibTeX
- Phil Keukes:
Defect tolerant molecular electronics: algorithms, architectures, and atoms.
7
Electronic Edition (link) BibTeX
- Hsien-Hsin S. Lee, Gary S. Tyson, Matthew K. Farrens:
Eager writeback - a technique for improving bandwidth utilization.
11-21
Electronic Edition (link) BibTeX
- Kevin M. Lepak, Mikko H. Lipasti:
Silent stores for free.
22-31
Electronic Edition (link) BibTeX
- Zhao Zhang, Zhichun Zhu, Xiaodong Zhang:
A permutation-based page interleaving scheme to reduce row-buffer conflicts and exploit data locality.
32-41
Electronic Edition (link) BibTeX
- Timothy Sherwood, Suleyman Sair, Brad Calder:
Predictor-directed stream buffers.
42-53
Electronic Edition (link) BibTeX
- Jared Stark, Mary D. Brown, Yale N. Patt:
On pipelining dynamic instruction scheduling logic.
57-66
Electronic Edition (link) BibTeX
- Daniel A. Jiménez, Stephen W. Keckler, Calvin Lin:
The impact of delay on the design of branch predictors.
67-76
Electronic Edition (link) BibTeX
- Stevan A. Vlaovic, Edward S. Davidson, Gary S. Tyson:
Improving BTB performance in the presence of DLLs.
77-86
Electronic Edition (link) BibTeX
- Saugata Chatterjee, Christopher T. Weaver, Todd M. Austin:
Efficient checker processor design.
87-97
Electronic Edition (link) BibTeX
- Alexandre E. Eichenberger, Waleed Meleis, Suman Maradani:
An integrated approach to accelerate data and predicate computations in hyperblocks.
101-111
Electronic Edition (link) BibTeX
- John W. Sias, Wen-mei W. Hwu, David I. August:
Accurate and efficient predicate analysis with binary decision diagrams.
112-123
Electronic Edition (link) BibTeX
- F. Jesús Sánchez, Antonio González:
Modulo scheduling for a fully-distributed clustered VLIW architecture.
124-133
Electronic Edition (link) BibTeX
- Javier Zalamea, Josep Llosa, Eduard Ayguadé, Mateo Valero:
Two-level hierarchical register file organization for VLIW processors.
137-146
Electronic Edition (link) BibTeX
- Yuan C. Chou, Pazhani Pillai, Herman Schmit, John Paul Shen:
PipeRench implementation of the instruction path coprocessor.
147-158
Electronic Edition (link) BibTeX
- Ujval J. Kapasi, William J. Dally, Scott Rixner, Peter R. Mattson, John D. Owens, Brucek Khailany:
Efficient conditional operations for data-parallel architectures.
159-170
Electronic Edition (link) BibTeX
- Frederik Vermeulen, Lode Nachtergaele, Francky Catthoor, Diederik Verkest, Hugo De Man:
Flexible hardware acceleration for multimedia oriented microprocessors.
171-177
Electronic Edition (link) BibTeX
- Ramon Canal, Antonio González, James E. Smith:
Very low power pipelines using significance compression.
181-190
Electronic Edition (link) BibTeX
- J. Adam Butts, Gurindar S. Sohi:
A static power model for architects.
191-201
Electronic Edition (link) BibTeX
- Michael C. Huang, Jose Renau, Seung-Moon Yoo, Josep Torrellas:
A framework for dynamic energy efficiency and temperature management.
202-213
Electronic Edition (link) BibTeX
- Luis Villa, Michael Zhang, Krste Asanovic:
Dynamic zero compression for cache energy reduction.
214-220
Electronic Edition (link) BibTeX
- Amir Roth, Gurindar S. Sohi:
Register integration: a simple and efficient implementation of squash reuse.
223-234
Electronic Edition (link) BibTeX
- Matt Postiff, David Greene, Trevor N. Mudge:
The store-load address table and speculative register promotion.
235-244
Electronic Edition (link) BibTeX
- Rajeev Balasubramonian, David H. Albonesi, Alper Buyuktosunoglu, Sandhya Dwarkadas:
Memory hierarchy reconfiguration for energy and performance in general-purpose processor architectures.
245-257
Electronic Edition (link) BibTeX
- Jun Yang, Youtao Zhang, Rajiv Gupta:
Frequent value compression in data caches.
258-265
Electronic Edition (link) BibTeX
- Zachary Purser, Karthik Sundaramoorthy, Eric Rotenberg:
A study of slipstream processors.
269-280
Electronic Edition (link) BibTeX
- Timothy H. Heil, James E. Smith:
Relational profiling: enabling thread-level parallelism in virtual machines.
281-290
Electronic Edition (link) BibTeX
- Markus Mock, Craig Chambers, Susan J. Eggers:
Calpa: a tool for automating selective dynamic compilation.
291-302
Electronic Edition (link) BibTeX
- Sanjay J. Patel, Tony Tung, Satarupa Bose, Matthew M. Crum:
Increasing the size of atomic instruction blocks using control flow assertions.
303-313
Electronic Edition (link) BibTeX
- Joan-Manuel Parcerisa, Antonio González:
Reducing wire delay penalty through value prediction.
317-326
Electronic Edition (link) BibTeX
- Eric Larson, Todd M. Austin:
Compiler controlled value prediction using branch predictor based confidence.
327-336
Electronic Edition (link) BibTeX
- Amirali Baniasadi, Andreas Moshovos:
Instruction distribution heuristics for quad-cluster, dynamically-scheduled, superscalar processors.
337-347
Electronic Edition (link) BibTeX
- Tong Liu, Shih-Lien Lu:
Performance improvement with circuit-level speculation.
348-355
Electronic Edition (link) BibTeX
Copyright © Sat May 16 23:29:54 2009
by Michael Ley (ley@uni-trier.de)