27. ISCA 2000:
Vancouver,
BC,
Canada
Proceedings of the 27th Annual International Symposium on Computer Architecture,
ISCA 2000,
June 10-14,
2000,
Vancouver,
BC,
Canada.
- J. Gregory Steffan, Christopher B. Colohan, Antonia Zhai, Todd C. Mowry:
A scalable approach to thread-level speculation.
1-12
Electronic Edition (ACM DL) BibTeX
- Marcelo H. Cintra, José F. Martínez, Josep Torrellas:
Architectural support for scalable speculative parallelization in shared-memory multiprocessors.
13-24
Electronic Edition (ACM DL) BibTeX
- Steven K. Reinhardt, Shubhendu S. Mukherjee:
Transient fault detection via simultaneous multithreading.
25-36
Electronic Edition (ACM DL) BibTeX
- Quinn Jacobson, James E. Smith:
Trace preconstruction.
37-46
Electronic Edition (ACM DL) BibTeX
- Ryan Rakvic, Bryan Black, John Paul Shen:
Completion time multiple branch prediction for enhancing trace cache performance.
47-58
Electronic Edition (ACM DL) BibTeX
- Matthew C. Merten, Andrew R. Trick, Erik M. Nystrom, Ronald D. Barnes, Wen-mei W. Hwu:
A hardware mechanism for dynamic extraction and relayout of program hot spots.
59-70
Electronic Edition (ACM DL) BibTeX
- Mark Oskin, Frederic T. Chong, Matthew K. Farrens:
HLS: combining statistical and symbolic simulation to guide microprocessor designs.
71-82
Electronic Edition (ACM DL) BibTeX
- David Brooks, Vivek Tiwari, Margaret Martonosi:
Wattch: a framework for architectural-level power analysis and optimizations.
83-94
Electronic Edition (ACM DL) BibTeX
- Narayanan Vijaykrishnan, Mahmut T. Kandemir, Mary Jane Irwin, Hyun Suk Kim, Wu Ye:
Energy-driven integrated hardware-software optimizations using SimplePower.
95-106
Electronic Edition (ACM DL) BibTeX
- Erik G. Hallnor, Steven K. Reinhardt:
A fully associative software-managed cache design.
107-116
Electronic Edition (ACM DL) BibTeX
- Ashley Saulsbury, Fredrik Dahlgren, Per Stenström:
Recency-based TLB preloading.
117-127
Electronic Edition (ACM DL) BibTeX
- Scott Rixner, William J. Dally, Ujval J. Kapasi, Peter R. Mattson, John D. Owens:
Memory access scheduling.
128-138
Electronic Edition (ACM DL) BibTeX
- An-Chow Lai, Babak Falsafi:
Selective, accurate, and timely self-invalidation using last-touch prediction.
139-148
Electronic Edition (ACM DL) BibTeX
- Norman Margolus:
An embedded DRAM architecture for large-scale spatial-lattice computations.
149-160
Electronic Edition (ACM DL) BibTeX
- Ken Mai, Tim Paaske, Nuwan Jayasena, Ron Ho, William J. Dally, Mark Horowitz:
Smart Memories: a modular reconfigurable architecture.
161-171
Electronic Edition (ACM DL) BibTeX
- Craig B. Zilles, Gurindar S. Sohi:
Understanding the backward slices of performance degrading instructions.
172-181
Electronic Edition (ACM DL) BibTeX
- Kevin M. Lepak, Mikko H. Lipasti:
On the value locality of store instructions.
182-191
Electronic Edition (ACM DL) BibTeX
- Zarka Cvetanovic, Richard E. Kessler:
Performance analysis of the Alpha 21264-based Compaq ES40 system.
192-202
Electronic Edition (ACM DL) BibTeX
- Paolo Faraboschi, Geoffrey Brown, Joseph A. Fisher, Giuseppe Desoli, Fred Homewood:
Lx: a technology platform for customizable VLIW embedded processing.
203-213
Electronic Edition (ACM DL) BibTeX
- Parthasarathy Ranganathan, Sarita V. Adve, Norman P. Jouppi:
Reconfigurable caches and their application to media processing.
214-224
Electronic Edition (ACM DL) BibTeX
- Zhi Alex Ye, Andreas Moshovos, Scott Hauck, Prithviraj Banerjee:
CHIMAERA: a high-performance architecture with a tightly-coupled reconfigurable functional unit.
225-235
Electronic Edition (ACM DL) BibTeX
- Dana S. Henry, Bradley C. Kuszmaul, Gabriel H. Loh, Rahul Sami:
Circuits for wide-window superscalar processors.
236-247
Electronic Edition (ACM DL) BibTeX
- Vikas Agarwal, M. S. Hrishikesh, Stephen W. Keckler, Doug Burger:
Clock rate versus IPC: the end of the road for conventional microarchitectures.
248-259
Electronic Edition (ACM DL) BibTeX
- James E. Smith, Greg Faanes, Rabin A. Sugumar:
Vector instruction set support for conditional operations.
260-269
Electronic Edition (ACM DL) BibTeX
- Yuan C. Chou, John Paul Shen:
Instruction path coprocessors.
270-281
Electronic Edition (ACM DL) BibTeX
- Luiz André Barroso, Kourosh Gharachorloo, Robert McNamara, Andreas Nowatzyk, Shaz Qadeer, Barton Sano, Scott Smith, Robert Stets, Ben Verghese:
Piranha: a scalable architecture based on single-chip multiprocessing.
282-293
Electronic Edition (ACM DL) BibTeX
- Ramesh Radhakrishnan, Deependra Talla, Lizy Kurian John:
Allowing for ILP in an embedded Java processor.
294-305
Electronic Edition (ACM DL) BibTeX
- Michael Bekerman, Adi Yoaz, Freddy Gabbay, Stéphan Jourdan, Maxim Kalaev, Ronny Ronen:
Early load address resolution via register tracking.
306-315
Electronic Edition (ACM DL) BibTeX
- José-Lorenzo Cruz, Antonio González, Mateo Valero, Nigel P. Topham:
Multiple-banked register file architectures.
316-325
Electronic Edition (ACM DL) BibTeX
Copyright © Sat May 16 23:24:57 2009
by Michael Ley (ley@uni-trier.de)