ISPD 1998:
Monterey,
CA,
USA
Proceedings of the 1998 International Symposium on Physical Design,
April 6-8,
1998,
Monterey,
CA,
USA. ACM,
1998
- Andrew E. Caldwell, Andrew B. Kahng, Stefanus Mantik, Igor L. Markov, Alexander Zelikovsky:
On wirelength estimations for row-based placement.
4-11
Electronic Edition (ACM DL) BibTeX
- Hsiao-Pin Su, Allen C.-H. Wu, Youn-Long Lin:
Performance-driven soft-macro clustering and placement by preserving HDL design hierarchy.
12-17
Electronic Edition (ACM DL) BibTeX
- Kia Bazargan, Samjung Kim, Majid Sarrafzadeh:
Nostradamus: a floorplanner of uncertain design.
18-23
Electronic Edition (ACM DL) BibTeX
- Lawrence T. Pileggi:
Timing metrics for physical design of deep submicron technologies.
28-33
Electronic Edition (ACM DL) BibTeX
- Wojciech Maly:
Moore's law and physical design of ICs.
36
Electronic Edition (ACM DL) BibTeX
- Chris C. N. Chu, D. F. Wong:
Greedy wire-sizing is linear time.
39-44
Electronic Edition (ACM DL) BibTeX
- Jason Cong, Lei He:
An efficient technique for device and interconnect optimization in deep submicron designs.
45-51
Electronic Edition (ACM DL) BibTeX
- Mehmet Aktuna, Rob A. Rutenbar, L. Richard Carley:
Device-level early floorplanning algorithms for RF circuits.
57-64
Electronic Edition (ACM DL) BibTeX
- Akira Nagao, Takashi Kambe, Isao Shirakawa:
A layout approach to monolithic microwave IC.
65-72
Electronic Edition (ACM DL) BibTeX
- S. Grout, G. Ledenbach, R. G. Bushroe, P. Fisher, D. Cottrell, D. Mallis, S. DasGupta, J. Morrell, Amrich Chokhavtia:
CHDStd - application support for reusable hierarchical interconnect timing views.
75-79
Electronic Edition (ACM DL) BibTeX
- Charles J. Alpert:
The ISPD98 circuit benchmark suite.
80-85
Electronic Edition (ACM DL) BibTeX
- S. DasGupta:
Panel: Given that SEMATECH is levelling the semiconductor technology playing field, will corporate CAD (in particular, PD) tools continue to serve as enablers/differentiators of technology in the future? (panel).
86
Electronic Edition (ACM DL) BibTeX
- Evanthia Papadopoulou, D. T. Lee:
Critical area computation - a new approach.
89-94
Electronic Edition (ACM DL) BibTeX
- Andrew B. Kahng, Gabriel Robins, Anish Singh, Huijuan Wang, Alexander Zelikovsky:
Filling and slotting: analysis and algorithms.
95-102
Electronic Edition (ACM DL) BibTeX
- Ralph H. J. M. Otten:
Global wires: harmful?.
104-109
Electronic Edition (ACM DL) BibTeX
- Shantanu Dutt, Halim Theny:
Partitioning using second-order information and stochastic-gain functions.
112-117
Electronic Edition (ACM DL) BibTeX
- Zhaoyun Xing, Prithviraj Banerjee:
A parallel algorithm for zero skew clock tree routing.
118-123
Electronic Edition (ACM DL) BibTeX
- Temo Chen, Michael K. H. Fan:
On convex formulation of the floorplan area minimization problem.
124-128
Electronic Edition (ACM DL) BibTeX
- Mariusz Niewczas, Wojciech Maly, Andrzej J. Strojwas:
A pattern matching algorithm for verification and analysis of very large IC layouts.
129-134
Electronic Edition (ACM DL) BibTeX
- Chung-Yang Huang, Yucheng Wang, Kwang-Ting Cheng:
LIBRA - a library-independent framework for post-layout performance optimization.
135-140
Electronic Edition (ACM DL) BibTeX
- Sudhakar Bobba, Ibrahim N. Hajj:
Estimation of maximum current envelope for power bus analysis and design.
141-146
Electronic Edition (ACM DL) BibTeX
- Andrew B. Kahng, Sudhakar Muddu:
New efficient algorithms for computing effective capacitance.
147-151
Electronic Edition (ACM DL) BibTeX
- Payam Heydari, Massoud Pedram:
Calculation of ramp response of lossy transmission lines using two-port network functions.
152-157
Electronic Edition (ACM DL) BibTeX
- Guang-Ming Wu, Yao-Wen Chang:
Switch-matrix architecture and routing for FPDs.
158-163
Electronic Edition (ACM DL) BibTeX
- Hiroshi Murata, Ernest S. Kuh:
Sequence-pair based placement method for hard/soft/pre-placed modules.
167-172
Electronic Edition (ACM DL) BibTeX
- Jin Xu, Pei-Ning Guo, Chung-Kuan Cheng:
Rectilinear block placement using sequence-pair.
173-178
Electronic Edition (ACM DL) BibTeX
- Maggie Zhiwei Kang, Wayne Wei-Ming Dai:
Topology constrained rectilinear block packing for layout reuse.
179-186
Electronic Edition (ACM DL) BibTeX
- Andrew B. Kahng:
Futures for partitioning in physical design (tutorial).
190-193
Electronic Edition (ACM DL) BibTeX
- Le-Chin Eugene Liu, Hsiao-Ping Tseng, Carl Sechen:
Chip-level area routing.
197-204
Electronic Edition (ACM DL) BibTeX
- Huibo Hou, Sachin S. Sapatnekar:
Routing tree topology construction to meet interconnect timing constraints.
205-210
Electronic Edition (ACM DL) BibTeX
- Tilmann Stöhr, Markus Alt, Asmus Hetzel, Jürgen Koehl:
Analysis, reduction and avoidance of crosstalk on VLSI chips.
211-218
Electronic Edition (ACM DL) BibTeX
Copyright © Sat May 16 23:26:09 2009
by Michael Ley (ley@uni-trier.de)