dblp.uni-trier.dewww.uni-trier.de

Milos D. Ercegovac

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo
Home Page

2008
68EENicolas Brisebarre, Sylvain Chevillard, Milos D. Ercegovac, Jean-Michel Muller, Serge Torres: An efficient method for evaluating polynomial and rational function approximations. ASAP 2008: 233-238
67EEFlorent de Dinechin, Milos D. Ercegovac, Jean-Michel Muller, Nathalie Revol: Digital Arithmetic. Wiley Encyclopedia of Computer Science and Engineering 2008
2007
66EEMilos D. Ercegovac, Jean-Michel Muller: A Hardware-Oriented Method for Evaluating Complex Polynomials. ASAP 2007: 122-127
65EEJeong-Gun Lee, Jeong-A. Lee, Byeong-Seok Lee, Milos D. Ercegovac: A Design Method for Heterogeneous Adders. ICESS 2007: 121-132
64EEMilos D. Ercegovac, Jean-Michel Muller: Complex Square Root with Operand Prescaling. VLSI Signal Processing 49(1): 19-30 (2007)
2005
63EEMilos D. Ercegovac, Jean-Michel Muller: Variable Radix Real and Complex Digit-Recurrence Division. ASAP 2005: 316-321
62EERobert McIlhenny, Milos D. Ercegovac: RAVIOLI - Reconfigurable Arithmetic Variable-Precision Implementations of On-Line Instructions. FCCM 2005: 275-276
61EEPavan Adharapurapu, Milos D. Ercegovac: A Linear-System Operator Based Scheme for Evaluation of Multinomials. IEEE Symposium on Computer Arithmetic 2005: 249-256
60EEZhijun Huang, Milos D. Ercegovac: High-Performance Low-Power Left-to-Right Array Multiplier Design. IEEE Trans. Computers 54(3): 272-283 (2005)
59EEJosé-Alejandro Piñeiro, Milos D. Ercegovac, Javier D. Bruguera: High-Radix Logarithm with Selection by Rounding: Algorithm and Implementation. VLSI Signal Processing 40(1): 109-123 (2005)
2004
58EEMilos D. Ercegovac, Jean-Michel Muller: Complex Square Root with Operand Prescaling. ASAP 2004: 52-62
57 David A. Rennels, Milos D. Ercegovac: From the University of Illinois via JPL and UCLA to Vytautas Magnus University - 50 years of computer engineering by Algirdas Avizienis. IFIP Congress Topical Sessions 2004: 175-190
56EEJosé-Alejandro Piñeiro, Milos D. Ercegovac, Javier D. Bruguera: Algorithm and Architecture for Logarithm, Exponential, and Powering Computation. IEEE Trans. Computers 53(9): 1085-1096 (2004)
2003
55EEJosé-Alejandro Piñeiro, Milos D. Ercegovac, Javier D. Bruguera: High-Radix Iterative Algorithm for Powering Computation. IEEE Symposium on Computer Arithmetic 2003: 204-211
54EEZhijun Huang, Milos D. Ercegovac: High-Performance Left-to-Right Array Multiplier Design. IEEE Symposium on Computer Arithmetic 2003: 4-11
53EEJosé-Alejandro Piñeiro, Javier D. Bruguera, Milos D. Ercegovac: On-line high-radix exponential with selection by rounding. ISCAS (4) 2003: 121-124
52EEDeming Chen, Jason Cong, Milos D. Ercegovac, Zhijun Huang: Performance-driven mapping for CPLD architectures. IEEE Trans. on CAD of Integrated Circuits and Systems 22(10): 1424-1431 (2003)
2002
51EEJosé-Alejandro Piñeiro, Milos D. Ercegovac, Javier D. Bruguera: High-Radix Logarithm with Selection by Rounding. ASAP 2002: 101-110
50EEJosé-Alejandro Piñeiro, Milos D. Ercegovac, Javier D. Bruguera: Analysis of the Tradeoffs for the Implementation of a High-Radix Logarithm. ICCD 2002: 132-137
49EEZhijun Huang, Milos D. Ercegovac: Two-dimensional signal gating for low-power array multiplier design. ISCAS (1) 2002: 489-492
48EEVijay Raghunathan, Anand Raghunathan, Mani B. Srivastava, Milos D. Ercegovac: High-Level Synthesis with SIMD Units. VLSI Design 2002: 407-413
2001
47EEDeming Chen, Jason Cong, Milos D. Ercegovac, Zhijun Huang: Performance-driven mapping for CPLD architectures. FPGA 2001: 39-47
46EEDannie Lau, Aaron Schneider, Milos D. Ercegovac, John D. Villasenor: A FPGA-based Library for On-Line Signal Processing. VLSI Signal Processing 28(1-2): 129-143 (2001)
2000
45EEAaron Schneider, Robert McIlhenny, Milos D. Ercegovac: BigSky-An On-Line Arithmetic Design Tool for FPGAs. FCCM 2000: 303-304
44EEJeffrey M. Fischer, Milos D. Ercegovac: A Component Framework for Communication in Distributed Applications. IPDPS 2000: 647-654
43EEMilos D. Ercegovac, Tomás Lang, Jean-Michel Muller, Arnaud Tisserand: Reciprocation, Square Root, Inverse Square Root, and Some Elementary Functions Using Small Multipliers. IEEE Trans. Computers 49(7): 628-637 (2000)
42EEMilos D. Ercegovac, Laurent Imbert, David W. Matula, Jean-Michel Muller, Guoheng Wei: Improving Goldschmidt Division, Square Root, and Square Root Reciprocal. IEEE Trans. Computers 49(7): 759-763 (2000)
1999
41EEMilos D. Ercegovac, Darko Kirovski, Miodrag Potkonjak: Low-Power Behavioral Synthesis Optimization Using Multiple Precision Arithmetic. DAC 1999: 568-573
40EEDannie Lau, Aaron Schneider, Milos D. Ercegovac, John D. Villasenor: FPGA-Based Structures for On-Line FFT and DCT. FCCM 1999: 310-311
39EEAlexandre F. Tenca, Milos D. Ercegovac: On the Design of High-Radix On-Line Division for Long Precision. IEEE Symposium on Computer Arithmetic 1999: 44-51
1998
38EEAlexandre F. Tenca, Milos D. Ercegovac: A Variable Long-Precision Arithmetic Unit Design for Reconfigurable Coprocessor Architectures. FCCM 1998: 216-225
37 Mircea R. Stan, Alexandre F. Tenca, Milos D. Ercegovac: Long and Fast Up/Down Counters. IEEE Trans. Computers 47(7): 722-735 (1998)
1997
36EEAlexandre F. Tenca, Milos D. Ercegovac: Synchronous Up/Down Binary Counter for LUT FPGAs with Counting Frequency Independent of Counter Size. FPGA 1997: 159-165
1996
35EERaffi Dionysian, Milos D. Ercegovac: Vector quantization with variable-precision classification. IEEE Transactions on Image Processing 5(11): 1528-1538 (1996)
34EEMilos D. Ercegovac, Tomás Lang: On recoding in arithmetic algorithms. VLSI Signal Processing 14(3): 283-294 (1996)
1995
33EEMilos D. Ercegovac, Tomás Lang: Sign detection and comparison networks with a small number of transitions. IEEE Symposium on Computer Arithmetic 1995: 59-66
1994
32 Milos D. Ercegovac, Tomás Lang, Paolo Montuschi: Very-High Radix Division with Prescaling and Selection by Rounding. IEEE Trans. Computers 43(8): 909-918 (1994)
31EEJohn S. Fernando, Milos D. Ercegovac: Conventional and on-line arithmetic designs for high-speed recursive digital filters. VLSI Signal Processing 7(3): 189-197 (1994)
30EEMarianne E. Louie, Milos D. Ercegovac: Implementing division with field programmable gate arrays. VLSI Signal Processing 7(3): 271-285 (1994)
1993
29EEMilos D. Ercegovac, Tomás Lang, Paolo Montuschi: Very high radix division with selection by rounding and prescaling. IEEE Symposium on Computer Arithmetic 1993: 112-119
28EEMarianne E. Louie, Milos D. Ercegovac: On digit-recurrence division implementations for field programmable gate arrays. IEEE Symposium on Computer Arithmetic 1993: 202-209
27 James J. Liu, Milos D. Ercegovac: Symbolic Synthesis of Parallel Processing Systems. IPPS 1993: 496-500
26 James J. Liu, Milos D. Ercegovac: ALIAS Environment: A Design Tool for Application Specific Arrays. SPDP 1993: 504-511
1992
25 Raffi Dionysian, Milos D. Ercegovac: Variable Precision Representation for Efficient VQ Codebook Storage. Data Compression Conference 1992: 319-328
24 Leon Alkalaj, Tomás Lang, Milos D. Ercegovac: Architectural Support for Goal Management in Flat Concurrent Prolog. IEEE Computer 25(8): 34-47 (1992)
23 Milos D. Ercegovac, Tomás Lang: On-the-Fly Rounding. IEEE Trans. Computers 41(12): 1497-1503 (1992)
22 Alex Kapelnikov, Richard R. Muntz, Milos D. Ercegovac: A Methodology for Performance Analysis of Parallel Compuations with Looping Constructs. J. Parallel Distrib. Comput. 14(2): 105-120 (1992)
1991
21 Milos D. Ercegovac, Tomás Lang: Module to Perform Multiplication, Division, and Square Root in Systolic Arrays for Matrix Computations. J. Parallel Distrib. Comput. 11(3): 212-221 (1991)
20EEPaul K.-G. Tu, Milos D. Ercegovac: Gate array implementation of on-line algorithms for floating-point operations. VLSI Signal Processing 3(4): 307-317 (1991)
1990
19 Leon Alkalaj, Tomás Lang, Milos D. Ercegovac: Architectural Support for the Management of Tightly-Coupled Fine-Grain Goals in Flat Concurrent Prolog. ISCA 1990: 292-301
18 Milos D. Ercegovac, Tomás Lang: Fast Multiplication Without Carry-Propagate Addition. IEEE Trans. Computers 39(11): 1385-1390 (1990)
17 Milos D. Ercegovac, Tomás Lang: Redundant and On-Line CORDIC: Application to Matrix Triangularization and SVD. IEEE Trans. Computers 39(6): 725-740 (1990)
16 Milos D. Ercegovac, Tomás Lang: Radix-4 Square Root Without Initial PLA. IEEE Trans. Computers 39(8): 1016-1024 (1990)
15 Milos D. Ercegovac, Tomás Lang: Simple Radix-4 Division with Opterands Scaling. IEEE Trans. Computers 39(9): 1204-1208 (1990)
1989
14 Alex Kapelnikov, Richard R. Muntz, Milos D. Ercegovac: A Modeling Methodology for the Analysis of Concurrent Systems and Computations. J. Parallel Distrib. Comput. 6(3): 568-597 (1989)
1988
13 Milos D. Ercegovac, Tomás Lang: On-Line Scheme for Computing Rotation Factors. J. Parallel Distrib. Comput. 5(3): 209-227 (1988)
12EEMilos D. Ercegovac: Heterogeneity in supercomputer architectures. Parallel Computing 7(3): 367-372 (1988)
1987
11 Milos D. Ercegovac, Tomás Lang: On-the-Fly Conversion of Redundant into Conventional Representations. IEEE Trans. Computers 36(7): 895-897 (1987)
1985
10EEF. Meshkinpour, Milos D. Ercegovac: A functional language for description and design of digital systems: sequential constructs. DAC 1985: 238-244
9 Dorab Patel, Martine D. F. Schlag, Milos D. Ercegovac: vFP: An Environment for the Multi-level Specification, Analysis, and Synthesis of Hardware Algorithms. FPCA 1985: 238-255
1984
8 Jean-Luc Gaudiot, Milos D. Ercegovac: Performance Analysis of a Data-Flow Computer with Variable Resolution Actors. ICDCS 1984: 2-9
7 Cauligi S. Raghavendra, Algirdas Avizienis, Milos D. Ercegovac: Fault Tolerance in Binary Tree Architectures. IEEE Trans. Computers 33(6): 568-572 (1984)
1983
6 Osaaki Watanuki, Milos D. Ercegovac: Error Analysis of Certain Floating-Point On-Line Algorithms. IEEE Trans. Computers 32(4): 352-358 (1983)
1982
5 Jean-Luc Gaudiot, Milos D. Ercegovac: A scheme for handling arrays in data-flow systems. ICDCS 1982: 724-729
4 Vojin G. Oklobdzija, Milos D. Ercegovac: A On-Line Square Root Algorithm. IEEE Trans. Computers 31(1): 70-75 (1982)
1981
3 M. Feller, Milos D. Ercegovac: Queue machines: an organization for parallel computation. CONPAR 1981: 37-47
1977
2 Milos D. Ercegovac: A General Hardware-Oriented Method for Evaluation of Functions and Computations in a Digital Computer. IEEE Trans. Computers 26(7): 667-680 (1977)
1 Kishor S. Trivedi, Milos D. Ercegovac: On-Line Algorithms for Division and Multiplication. IEEE Trans. Computers 26(7): 681-687 (1977)

Coauthor Index

1Pavan Adharapurapu [61]
2Leon Alkalaj [19] [24]
3Algirdas Avizienis [7]
4Nicolas Brisebarre [68]
5Javier D. Bruguera [50] [51] [53] [55] [56] [59]
6Deming Chen [47] [52]
7Sylvain Chevillard [68]
8Jason Cong [47] [52]
9Florent de Dinechin [67]
10Raffi Dionysian [25] [35]
11M. Feller [3]
12John S. Fernando [31]
13Jeffrey M. Fischer [44]
14Jean-Luc Gaudiot [5] [8]
15Zhijun Huang [47] [49] [52] [54] [60]
16Laurent Imbert [42]
17Alex Kapelnikov [14] [22]
18Darko Kirovski [41]
19Tomás Lang [11] [13] [15] [16] [17] [18] [19] [21] [23] [24] [29] [32] [33] [34] [43]
20Dannie Lau [40] [46]
21Byeong-Seok Lee [65]
22Jeong-A. Lee [65]
23Jeong-Gun Lee [65]
24James J. Liu [26] [27]
25Marianne E. Louie [28] [30]
26David W. Matula [42]
27Robert McIlhenny [45] [62]
28F. Meshkinpour [10]
29Paolo Montuschi [29] [32]
30Jean-Michel Muller [42] [43] [58] [63] [64] [66] [67] [68]
31Richard R. Muntz [14] [22]
32Vojin G. Oklobdzija [4]
33Dorab Patel [9]
34José-Alejandro Piñeiro [50] [51] [53] [55] [56] [59]
35Miodrag Potkonjak [41]
36Cauligi S. Raghavendra (C. S. Raghavendra) [7]
37Anand Raghunathan [48]
38Vijay Raghunathan [48]
39David A. Rennels [57]
40Nathalie Revol [67]
41Martine D. F. Schlag [9]
42Aaron Schneider [40] [45] [46]
43Mani B. Srivastava [48]
44Mircea R. Stan [37]
45Alexandre F. Tenca [36] [37] [38] [39]
46Arnaud Tisserand [43]
47Serge Torres [68]
48Kishor S. Trivedi [1]
49Paul K.-G. Tu [20]
50John D. Villasenor [40] [46]
51Osaaki Watanuki [6]
52Guoheng Wei [42]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)