dblp.uni-trier.dewww.uni-trier.de

Ulf Schlichtmann

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
24EETobias Massier, Helmut E. Graeb, Ulf Schlichtmann: Sizing Rules for Bipolar Analog Circuit Design. DATE 2008: 140-145
23EEMartin Strasser, Michael Eick, Helmut Gräb, Ulf Schlichtmann, Frank M. Johannes: Deterministic analog circuit placement using hierarchically bounded enumeration and enhanced shape functions. ICCAD 2008: 306-313
22EEMichael Pehl, Tobias Massier, Helmut E. Graeb, Ulf Schlichtmann: A random and pseudo-gradient approach for analog circuit sizing with non-uniformly discretized parameters. ICCD 2008: 188-193
21EEPeter Spindler, Ulf Schlichtmann, Frank M. Johannes: Abacus: fast legalization of standard cell circuits with minimal movement. ISPD 2008: 47-53
20EEBing Li, Christoph Knoth, Walter Schneider, Manuel Schmidt, Ulf Schlichtmann: Static Timing Model Extraction for Combinational Circuits. PATMOS 2008: 156-166
19EEWalter Schneider, Manuel Schmidt, Bing Li, Ulf Schlichtmann: A New Bounding Technique for Handling Arbitrary Correlations in Path-Based SSTA. PATMOS 2008: 167-177
18EETobias Massier, Helmut E. Graeb, Ulf Schlichtmann: The Sizing Rules Method for CMOS and Bipolar Analog Integrated Circuit Synthesis. IEEE Trans. on CAD of Integrated Circuits and Systems 27(12): 2209-2222 (2008)
17EEPeter Spindler, Ulf Schlichtmann, Frank M. Johannes: Kraftwerk2 - A Fast Force-Directed Quadratic Placement Approach Using an Accurate Net Model. IEEE Trans. on CAD of Integrated Circuits and Systems 27(8): 1398-1411 (2008)
2007
16EEDaniel Mueller, Helmut E. Graeb, Ulf Schlichtmann: Trade-off design of analog circuits using goal attainment and "Wave Front" sequential quadratic programming. DATE 2007: 75-80
15EEJun Zou, Daniel Mueller, Helmut E. Graeb, Ulf Schlichtmann: Pareto-Front Computation and Automatic Sizing of CPPLLs. ISQED 2007: 481-486
2006
14EEJun Zou, Daniel Mueller, Helmut E. Graeb, Ulf Schlichtmann: A CPPLL hierarchical optimization methodology considering jitter, power and locking time. DAC 2006: 19-24
13EEMarkus Bühler, Jürgen Koehl, Jeanne Bickford, Jason Hibbeler, Ulf Schlichtmann, R. Sommer, Michael Pronath, Andreas Ripp: DFM/DFY design for manufacturability and yield - influence of process variations in digital, analog and mixed-signal circuit design. DATE 2006: 387-392
12EEDaniel Mueller, Guido Stehr, Helmut E. Graeb, Ulf Schlichtmann: Fast evaluation of analog circuit structures by polytopal approximations. ISCAS 2006
2005
11EEDaniel Mueller, Guido Stehr, Helmut E. Graeb, Ulf Schlichtmann: Deterministic approaches to analog performance space exploration (PSE). DAC 2005: 869-874
10 Daniel Mueller, Guido Stehr, Helmut E. Graeb, Ulf Schlichtmann: Eigenschaftsraumexploration bei der hierarchischen Dimensionierung analoger integrierter Schaltungen. GI Jahrestagung (1) 2005: 334-338
2004
9EEChristian Piguet, Jacques Gautier, Christoph Heer, Ian O'Connor, Ulf Schlichtmann: Extremely Low-Power Logic. DATE 2004: 656-663
8EEUlf Schlichtmann: Design Methodology Innovations Address Manufacturing Technology Challenges: Power and Performance. DSD 2004: 52-59
2002
7EEK. Brock, C. Edwards, R. Lannoo, Ulf Schlichtmann, Antun Domic, Jacques Benkoski, David Overhauser, M. Kliment: Power Crisis in SoC Design: Strategies for Constructing Low-Power, High-Performance SoC Designs. DATE 2002: 538-539
6EEUlf Schlichtmann: Systems Are Made from Transistors: UDSM Technology Creates New Challenges for Library and IC Development. DSD 2002: 2-3
5EEUlf Schlichtmann: Tomorrows High-Quality SoCs Require High-Quality Embedded Memories Today. ISQED 2002: 225-
1999
4EEBernd Wurth, Ulf Schlichtmann, Klaus Eckl, Kurt Antreich: Functional multiple-output decomposition with application to technology mapping for lookup table-based FPGAs. ACM Trans. Design Autom. Electr. Syst. 4(3): 313-350 (1999)
1996
3EEPeter H. Schneider, Ulf Schlichtmann, Bernd Wurth: Fast Power Estimation of Large Circuits. IEEE Design & Test of Computers 13(1): 70-78 (1996)
1994
2EEPeter H. Schneider, Kurt Antreich, Ulf Schlichtmann: A new power estimation technique with application to decomposition of Boolean functions for low power. EURO-DAC 1994: 388-393
1992
1EEUlf Schlichtmann, Franc Brglez, Michael Hermann: Characterization of Boolean Functions for Rapid Matching in FPGA Technology Mapping. DAC 1992: 374-379

Coauthor Index

1Kurt Antreich [2] [4]
2Jacques Benkoski [7]
3Jeanne Bickford [13]
4Franc Brglez [1]
5K. Brock [7]
6Markus Bühler [13]
7Antun Domic [7]
8Klaus Eckl [4]
9C. Edwards [7]
10Michael Eick [23]
11Jacques Gautier [9]
12Helmut Gräb [23]
13Helmut E. Graeb [10] [11] [12] [14] [15] [16] [18] [22] [24]
14Christoph Heer [9]
15Michael Hermann [1]
16Jason Hibbeler [13]
17Frank M. Johannes [17] [21] [23]
18M. Kliment [7]
19Christoph Knoth [20]
20Jürgen Koehl [13]
21R. Lannoo [7]
22Bing Li [19] [20]
23Tobias Massier [18] [22] [24]
24Daniel Mueller [10] [11] [12] [14] [15] [16]
25Ian O'Connor [9]
26David Overhauser [7]
27Michael Pehl [22]
28Christian Piguet [9]
29Michael Pronath [13]
30Andreas Ripp [13]
31Manuel Schmidt [19] [20]
32Peter H. Schneider [2] [3]
33Walter Schneider [19] [20]
34R. Sommer [13]
35Peter Spindler [17] [21]
36Guido Stehr [10] [11] [12]
37Martin Strasser [23]
38Bernd Wurth [3] [4]
39Jun Zou [14] [15]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)