2009 |
27 | EE | Jawar Singh,
Jimson Mathew,
Saraju P. Mohanty,
Dhiraj K. Pradhan:
Single Ended Static Random Access Memory for Low-Vdd, High-Speed Embedded Systems.
VLSI Design 2009: 307-312 |
2008 |
26 | EE | Mohammad Hosseinabady,
Mohammad Reza Kakoee,
Jimson Mathew,
Dhiraj K. Pradhan:
De Bruijn Graph as a Low Latency Scalable Architecture for Energy Efficient Massive NoCs.
DATE 2008: 1370-1373 |
25 | EE | Jimson Mathew,
Jawar Singh,
Abusaleh M. Jabir,
Mohammad Hosseinabady,
Dhiraj K. Pradhan:
Fault tolerant bit parallel finite field multipliers using LDPC codes.
ISCAS 2008: 1684-1687 |
24 | EE | Jawar Singh,
Jimson Mathew,
Saraju P. Mohanty,
Dhiraj K. Pradhan:
A nano-CMOS process variation induced read failure tolerant SRAM cell.
ISCAS 2008: 3334-3337 |
23 | EE | Yi Xin Su,
Jimson Mathew,
Jawar Singh,
Dhiraj K. Pradhan:
Pseudo parallel architecture for AES with error correction.
SoCC 2008: 187-190 |
22 | EE | Jawar Singh,
Jimson Mathew,
Dhiraj K. Pradhan,
Saraju P. Mohanty:
A subthreshold single ended I/O SRAM cell design for nanometer CMOS technologies.
SoCC 2008: 243-246 |
21 | EE | Jawar Singh,
Jimson Mathew,
Dhiraj K. Pradhan,
Saraju P. Mohanty:
Failure analysis for ultra low power nano-CMOS SRAM under process variations.
SoCC 2008: 251-254 |
20 | EE | Donny Cheung,
Dmitri Maslov,
Jimson Mathew,
Dhiraj K. Pradhan:
On the Design and Optimization of a Quantum Polynomial-Time Attack on Elliptic Curve Cryptography.
TQC 2008: 96-104 |
19 | EE | Jimson Mathew,
Costas Argyrides,
Abusaleh M. Jabir,
Hafizur Rahaman,
Dhiraj K. Pradhan:
Single Error Correcting Finite Field Multipliers Over GF(2m).
VLSI Design 2008: 33-38 |
18 | EE | Jimson Mathew,
Hafizur Rahaman,
Babita R. Jose,
Dhiraj K. Pradhan:
Design of Reversible Finite Field Arithmetic Circuits with Error Detection.
VLSI Design 2008: 453-459 |
17 | EE | Jimson Mathew,
Hafizur Rahaman,
A. K. Singh,
Abusaleh M. Jabir,
Dhiraj K. Pradhan:
A Galois Field Based Logic Synthesis Approach with Testability.
VLSI Design 2008: 629-634 |
16 | EE | Hafizur Rahaman,
Jimson Mathew,
Dhiraj K. Pradhan,
Abusaleh M. Jabir:
C-testable bit parallel multipliers over GF(2m).
ACM Trans. Design Autom. Electr. Syst. 13(1): (2008) |
15 | EE | Hafizur Rahaman,
Jimson Mathew,
Dhiraj K. Pradhan,
Abusaleh M. Jabir:
Derivation of Reduced Test Vectors for Bit-Parallel Multipliers over GF(2^m).
IEEE Trans. Computers 57(9): 1289-1294 (2008) |
14 | EE | Abusaleh M. Jabir,
Dhiraj K. Pradhan,
Jimson Mathew:
GfXpress: A Technique for Synthesis and Optimization of GF(2m) Polynomials.
IEEE Trans. on CAD of Integrated Circuits and Systems 27(4): 698-711 (2008) |
13 | EE | Jimson Mathew,
R. Mahesh,
A. Prasad Vinod,
Edmund M-K. Lai:
Realization of Low Power High-Speed Channel Filters with Stringent Adjacent Channel Attenuation Specifications for Wireless Communication Receivers.
IEICE Transactions 91-A(9): 2564-2570 (2008) |
2007 |
12 | EE | Babita R. Jose,
P. Mythili,
Jawar Singh,
Jimson Mathew:
A Triple-Mode Sigma-Delta Modulator Design for Wireless Standards.
ICIT 2007: 127-132 |
11 | EE | Jawar Singh,
Jimson Mathew,
Mohammad Hosseinabady,
Dhiraj K. Pradhan:
Single Event Upset Detection and Correction.
ICIT 2007: 13-18 |
10 | EE | Jimson Mathew,
Hafizur Rahaman,
Dhiraj K. Pradhan:
Efficient Testable Bit Parallel Multipliers over GF(2^m) with Constant Test set.
IOLTS 2007: 207-208 |
9 | EE | Hamid R. Zarandi,
Seyed Ghassem Miremadi,
Dhiraj K. Pradhan,
Jimson Mathew:
Soft Error Mitigation in Switch Modules of SRAM-based FPGAs.
ISCAS 2007: 141-144 |
8 | EE | R. Stapenhurst,
K. Maharatna,
Jimson Mathew,
José L. Núñez-Yáñez,
Dhiraj K. Pradhan:
On the Hardware Reduction of z-Datapath of Vectoring CORDIC.
ISCAS 2007: 3002-3005 |
7 | EE | Hamid R. Zarandi,
Seyed Ghassem Miremadi,
Dhiraj K. Pradhan,
Jimson Mathew:
CAD-Directed SEU Susceptibility Reduction in FPGA Circuits Designs.
ISCAS 2007: 3675-3678 |
6 | EE | Hamid R. Zarandi,
Seyed Ghassem Miremadi,
Dhiraj K. Pradhan,
Jimson Mathew:
SEU-Mitigation Placement and Routing Algorithms and Their Impact in SRAM-Based FPGAs.
ISQED 2007: 380-385 |
5 | EE | Hafizur Rahaman,
Jimson Mathew,
Dhiraj K. Pradhan:
Constant Function Independent Test Set for Fault Detection in Bit Parallel Multipliers in GF(2^m).
VLSI Design 2007: 479-484 |
4 | EE | Hafizur Rahaman,
Jimson Mathew,
Biplab K. Sikdar,
Dhiraj K. Pradhan:
Transition Fault Testability in Bit Parallel Multipliers over GF(2^{m}).
VTS 2007: 422-430 |
2006 |
3 | EE | Abusaleh M. Jabir,
Dhiraj K. Pradhan,
Jimson Mathew:
An efficient technique for synthesis and optimization of polynomials in GF(2m).
ICCAD 2006: 151-157 |
2002 |
2 | EE | Jimson Mathew,
Elena Dubrova:
Self-Checking 1-out-of-n CMOS Current-Mode Checker.
DFT 2002: 69-77 |
1999 |
1 | | Jimson Mathew,
D. Radhakrishnan,
T. Srikanthan:
Residue-to-binary arithmetic converter for moduli set {2n -1, 2n, 2n+1, 2n+1 -1}.
NSIP 1999: 185-188 |