25. MICRO 1992:
Portland,
Oregon,
USA
Proceedings of the 25th Annual International Symposium on Microarchitecture, Portland, Oregon, November 1992.
ACM/IEEE 1992 BibTeX
@proceedings{DBLP:conf/micro/1992,
title = {Proceedings of the 25th Annual International Symposium on Microarchitecture,
Portland, Oregon, November 1992},
booktitle = {MICRO},
publisher = {ACM/IEEE},
year = {1992},
bibsource = {DBLP, http://dblp.uni-trier.de}
}
- Michael Butler, Yale N. Patt:
An investigation of the performance of various dynamic scheduling techniques.
1-9
Electronic Edition (ACM DL) BibTeX
- Kevin B. Theobald, Guang R. Gao, Laurie J. Hendren:
On the limits of program parallelism and its smoothability.
10-19
Electronic Edition (ACM DL) BibTeX
- Sriram Vajapeyam, Wei-Chung Hsu:
On the instruction-level characteristics of scalar code in highly-vectorized scientific applications.
20-28
Electronic Edition (ACM DL) BibTeX
- Meng-chou Chang, Feipei Lai, Rung-Ji Shang:
Exploiting instruction-level parallelism with the conjugate register file scheme.
29-32
Electronic Edition (ACM DL) BibTeX
- Thang Tran, Chuan-lin Wu:
Limitation of superscalar microprocessor performance.
33-36
Electronic Edition (ACM DL) BibTeX
- Chien-Ming Chen, Yunn Yen Chen, Chung-Ta King:
Branch merging for effective exploitation of instruction-level parallelism.
37-40
Electronic Edition (ACM DL) BibTeX
- Alessandro De Gloria, Paolo Faraboschi, Mauro Olivieri:
A non-deterministic scheduler for a software pipelining compiler.
41-44
Electronic Edition (ACM DL) BibTeX
- Scott A. Mahlke, David C. Lin, William Y. Chen, Richard E. Hank, Roger A. Bringmann:
Effective compiler support for predicated execution using the hyperblock.
45-54
Electronic Edition (ACM DL) BibTeX
- Soo-Mook Moon, Kemal Ebcioglu:
An efficient resource-constrained global scheduling technique for superscalar and VLIW processors.
55-71
Electronic Edition (ACM DL) BibTeX
- V. H. Allen, J. Janardhan, R. M. Lee, M. Srinivas:
Enhanced region scheduling on a program dependence graph.
72-80
Electronic Edition (ACM DL) BibTeX
- Andrew Wolfe, Alex Chanin:
Executing compressed programs on an embedded RISC architecture.
81-91
Electronic Edition (ACM DL) BibTeX
- William Y. Chen, Roger A. Bringmann, Scott A. Mahlke, Richard E. Hank, James E. Sicolo:
An efficient architecture for loop based data preloading.
92-101
Electronic Edition (ACM DL) BibTeX
- John W. C. Fu, Janak H. Patel, Bob L. Janssens:
Stride directed prefetching in scalar processors.
102-110
Electronic Edition (ACM DL) BibTeX
- André Seznec, Karl Courtel:
Controlling and sequencing a heavily pipelined floating-point operator.
111-114
Electronic Edition (ACM DL) BibTeX
- Augustus K. Uht, Darin B. Johnson:
Data path issues in a highly concurrent machine.
115-118
Electronic Edition (ACM DL) BibTeX
- Bogong Su, Wei Zhao, Zhizhong Tang, Stanley Habib:
A VLIW architecture for optimal execution of branch-intensive loops.
119-124
Electronic Edition (ACM DL) BibTeX
- Michael J. Knieser, Christos A. Papachristou:
Y-Pipe: a conditional branching scheme without pipeline delays.
125-128
Electronic Edition (ACM DL) BibTeX
- Tse-Yu Yeh, Yale N. Patt:
A comprehensive instruction fetch mechanism for a processor supporting speculative execution.
129-139
Electronic Edition (ACM DL) BibTeX
- Carl J. Beckmann, Constantine D. Polychronopoulos:
Microarchitecture support for dynamic scheduling of acyclic task graphs.
140-148
Electronic Edition (ACM DL) BibTeX
- Nadeem Malik, Richard J. Eickemeyer, Stamatis Vassiliadis:
Interlock collapsing ALU for increased instruction-level parallelism.
149-157
Electronic Edition (ACM DL) BibTeX
- B. Ramakrishna Rau, Michael S. Schlansker, Parthasarathy P. Tirumalai:
Code generation schema for modulo scheduled loops.
158-169
Electronic Edition (ACM DL) BibTeX
- Nancy J. Warter, Grant E. Haab, Krishna Subramanian, John W. Bockhaus:
Enhanced modulo scheduling for loops with conditional branches.
170-179
Electronic Edition (ACM DL) BibTeX
- Steven R. Vegdahl:
A dynamic-programming technique for compacting loops.
180-188
Electronic Edition (ACM DL) BibTeX
- Philip LeNir, Ramaswamy Govindarajan, Shashank S. Nemawarkar:
Exploiting instruction-level parallelism: the multithreaded approach.
189-192
Electronic Edition (ACM DL) BibTeX
- Gary S. Tyson, Matthew K. Farrens, Andrew R. Pleszkun:
MISC: a Multiple Instruction Stream Computer.
193-196
Electronic Edition (ACM DL) BibTeX
- Tokuzo Kiyohara, John C. Gyllenhaal:
Code scheduling for VLIW/superscalar processors with limited register files.
197-201
Electronic Edition (ACM DL) BibTeX
- Thomas M. Conte:
Tradeoffs in processor/memory interfaces for superscalar processors.
202-205
Electronic Edition (ACM DL) BibTeX
- Brian K. Bray, Michael J. Flynn:
Translation hint buffers to reduce access time of physically-addressed instruction caches.
206-209
Electronic Edition (ACM DL) BibTeX
- Matthew K. Farrens, Arvin Park, Gary S. Tyson:
Modifying VM hardware to reduce address pin requirements.
210-213
Electronic Edition (ACM DL) BibTeX
- Kent D. Wilken, David W. Goodwin:
Toward zero-cost branches using instruction registers.
214-217
Electronic Edition (ACM DL) BibTeX
- Youfeng Wu:
Ordering functions for improving memory reference locality in a shared memory multiprocessor system.
218-221
Electronic Edition (ACM DL) BibTeX
- William L. Lynch, Brian K. Bray, Michael J. Flynn:
The effect of page allocation on caches.
222-225
Electronic Edition (ACM DL) BibTeX
- David Bernstein, Doron Cohen, Yuval Lavon, Vladimir Rainish:
Performance evaluation of instruction scheduling on the IBM RISC System/6000.
226-235
Electronic Edition (ACM DL) BibTeX
- Manoj Franklin, Gurindar S. Sohi:
Register traffic analysis for streamlining inter-operation communication in fine-grain parallel processors.
236-245
Electronic Edition (ACM DL) BibTeX
- Takaaki Kato, Toshihisa Ono, Nader Bagherzadeh:
Performance analysis and design methodology for a scalable superscalar architecture.
246-255
Electronic Edition (ACM DL) BibTeX
- Steven J. Beaty:
Lookahead scheduling.
256-259
Electronic Edition (ACM DL) BibTeX
- Philip H. Sweany, Steven J. Beaty:
Dominator-path scheduling: a global scheduling method.
260-263
Electronic Edition (ACM DL) BibTeX
- Brian A. Malloy, Rajiv Gupta, Mary Lou Soffa:
A shape matching approach for scheduling fine-grained parallelism.
264-267
Electronic Edition (ACM DL) BibTeX
- Shih-Hsu Huang, Cheng-Tsung Hwang, Yu-Chin Hsu, Yen-Jen Oyang:
A new approach to schedule operations across nested-ifs and nested-loops.
268-271
Electronic Edition (ACM DL) BibTeX
- Harry Dwyer, Hwa C. Torng:
An out-of-order superscalar processor with speculative execution and fast, precise interrupts.
272-281
Electronic Edition (ACM DL) BibTeX
- Benoît Dupont de Dinechin:
StaCS: a Static Control Superscalar architecture.
282-291
Electronic Edition (ACM DL) BibTeX
- Andrea Capitanio, Nikil D. Dutt, Alexandru Nicolau:
Partitioned register files for VLIWs: a preliminary analysis of tradeoffs.
292-300
Electronic Edition (ACM DL) BibTeX
Copyright © Sat May 16 23:29:53 2009
by Michael Ley (ley@uni-trier.de)