dblp.uni-trier.dewww.uni-trier.de

Abdulkadir Utku Diril

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
17EERamyanshu Datta, Jacob A. Abraham, Abdulkadir Utku Diril, Abhijit Chatterjee, Kevin J. Nowka: Performance-Optimized Design for Parametric Reliability. J. Electronic Testing 24(1-3): 129-141 (2008)
2007
16EEMaryam Ashouei, Muhammad Mudassar Nisar, Abhijit Chatterjee, Adit D. Singh, Abdulkadir Utku Diril: Probabilistic Self-Adaptation of Nanoscale CMOS Circuits: Yield Maximization under Increased Intra-Die Variations. VLSI Design 2007: 711-716
15EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee: Soft-Error Tolerance Analysis and Optimization of Nanometer Circuits CoRR abs/0710.4720: (2007)
14EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee: Delay-Assignment-Variation Based Optimization of Digital CMOS Circuits for Low Power Consumption. J. Low Power Electronics 3(1): 78-95 (2007)
2006
13EERamyanshu Datta, Jacob A. Abraham, Abdulkadir Utku Diril, Abhijit Chatterjee, Kevin J. Nowka: Adaptive Design for Performance-Optimized Robustness. DFT 2006: 3-11
12EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee, Adit D. Singh: Analysis and Optimization of Nanometer CMOS Circuits for Soft-Error Tolerance. IEEE Trans. VLSI Syst. 14(5): 514-524 (2006)
2005
11EEAbdulkadir Utku Diril, Yuvraj Singh Dhillon, Abhijit Chatterjee, Adit D. Singh: Low-power domino circuits using NMOS pull-up on off-critical paths. ASP-DAC 2005: 533-538
10EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee: Soft-Error Tolerance Analysis and Optimization of Nanometer Circuits. DATE 2005: 288-293
9EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee, Cecilia Metra: Load and Logic Co-Optimization for Design of Soft-Error Resistant Nanometer CMOS Circuits. IOLTS 2005: 35-40
8EEAbdulkadir Utku Diril, Yuvraj Singh Dhillon, Abhijit Chatterjee, Adit D. Singh: Level-Shifter Free Design of Low Power Dual Supply Voltage CMOS Circuits Using Dual Threshold Voltages. VLSI Design 2005: 159-164
7EEAbdulkadir Utku Diril, Yuvraj Singh Dhillon, Abhijit Chatterjee, Adit D. Singh: Design of Adaptive Nanometer Digital Systems for Effective Control of Soft Error Tolerance. VTS 2005: 298-303
6EEAbdulkadir Utku Diril, Yuvraj Singh Dhillon, Abhijit Chatterjee, Adit D. Singh: Level-shifter free design of low power dual supply voltage CMOS circuits using dual threshold voltages. IEEE Trans. VLSI Syst. 13(9): 1103-1107 (2005)
5EEAbdulkadir Utku Diril, Yuvraj Singh Dhillon, Abhijit Chatterjee, Adit D. Singh: Pseudo Dual Supply Voltage Domino Logic Design. J. Low Power Electronics 1(2): 145-152 (2005)
2004
4EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee, Adit D. Singh: Sizing CMOS Circuits for Increased Transient Error Tolerance. IOLTS 2004: 11-16
3EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee, Adit D. Singh: Low-power dual Vth pseudo dual Vdd domino circuits. SBCCI 2004: 273-277
2003
2EEYuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee, Hsien-Hsin S. Lee: Algorithm for Achieving Minimum Energy Consumption in CMOS Circuits Using Multiple Supply and Threshold Voltages at the Module Level. ICCAD 2003: 693-700
1EEAbdulkadir Utku Diril, Yuvraj Singh Dhillon, Kyu-won Choi, Abhijit Chatterjee: An O(N)Supply Voltage Assignment Algorithm for Low-Energy Serially Connected CMOS Modules and a Heuristic Extension to Acyclic Data Flow Graphs. ISVLSI 2003: 173-182

Coauthor Index

1Jacob A. Abraham [13] [17]
2Maryam Ashouei [16]
3Abhijit Chatterjee [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17]
4Kyu-won Choi [1]
5Ramyanshu Datta [13] [17]
6Yuvraj Singh Dhillon [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [14] [15]
7Hsien-Hsin S. Lee [2]
8Cecilia Metra [9]
9Muhammad Mudassar Nisar [16]
10Kevin J. Nowka [13] [17]
11Adit D. Singh [3] [4] [5] [6] [7] [8] [11] [12] [16]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)