ICPP 1985:
University Park,
PA,
USA
International Conference on Parallel Processing (ICPP '85),
University Park,
PA,
USA,
August 1985. IEEE Computer Society Press,
1985
Session 1a:
Parallel Algorithms -I
Session 1b:
Vector/Array Processing
Session 1c:
Problem Mapping and Scheduling
Session 2a:
Parallel Architectures
Session 2b:
Systolic Systems
Session 2c:
Logic Programming
Session 3a:
Operating System Problems
Session 3b:
Parallel Algorithms/ Simulation
Session 3c:
Parallel Computation
Session 4a:
languages for Parallel Processing
Session 4b:
Memory Management
Session 4c:
Numeric Processing
Session 5a:
Interconnection Networks - I
Session 5b:
Data Flow
Session 5c:
Parallel Algiorithms
Session 6a:
Interconnection Networks
Session 6b:
Numeric Computing
Session 6c:
Parallel Programming
Session 7a:
Network Performance
Session 7b:
Aspects of Parallel Systems
Session 7c:
Data Flow -II
Session 8a:
Performance Measurement
Session 8b:
Logic Programming / Production Systems
Session 8c:
Parallel Systems - II
Session 9a:
Expressing Parallelism
Session 9b:
Parallell Systems - II
- Jouko O. Viitanen, Pertti Vanni:
The TAMIPS Multiprocessor.
643-645 BibTeX
- Michel Dubois:
A Cache-Based Multiprocessor with High Efficiency.
646-648 BibTeX
- Lee D. Coraor, Paul T. Hulina:
A Reconfigurable Multiprocessor.
649-651 BibTeX
- Wolfgang Händler, Erik Maehle, Klaus Wirl:
Dirmu Multiprocessor Configurations.
652-656 BibTeX
- Ping-Sheng Tseng, Kai Hwang, Viktor K. Prasanna:
A VLSI-Based Multiprocessor Architecture for Implementing Parallel Algorithms.
657-664 BibTeX
- James C. Browne:
Characterization of Parallel Architecture.
665 BibTeX
- Jesus O. Tuazon, John C. Peterson, Moshe Pniel, Don Lieberman:
Caltech/JPL MARK II Hypercube Concurrent Processor.
666-673 BibTeX
- Ran Ginosar, Dwight D. Hill:
Design and Implementation of Switching Systems for Parallel Processors.
674-680 BibTeX
- Creve Maples:
Pyramids, Crossbars and Thousands of Processors.
681-688 BibTeX
- William Robertson, D. Pincock, D. N. Swingler:
A Reconfigurable Architecture for Digital Time Domain Beamforming.
689-696 BibTeX
Session 10a:
Mesh-Structured Systems
Session 10b:
Problem Mapping Techniques
Session 10c:
Systolic Systems
Session 11a:
The IBM Research Parallel Processor
- Gregory F. Pfister, William C. Brantley, David A. George, Steve L. Harvey, Wally J. Kleinfelder, Kevin P. McAuliffe, Evelin S. Melton, V. Alan Norton, Jodi Weiss:
The IBM Research Parallel Processor Prototype (RP3): Introduction and Architecture.
764-771 BibTeX
- V. Alan Norton, Gregory F. Pfister:
A Methodology for Predicting Multiprocessor Performance.
772-781 BibTeX
- William C. Brantley, Kevin P. McAuliffe, Jodi Weiss:
RP3 Processor-Memory Element.
782-789 BibTeX
- Gregory F. Pfister, V. Alan Norton:
"Hot Spot" Contention and Combining in Multistage Interconnection Networks.
790-797 BibTeX
Session 11b:
Fault Tolerance and Reliability
Session 12a:
Functional / Numeric Programming
Session 12b:
Sorting
Copyright © Sat May 16 23:20:58 2009
by Michael Ley (ley@uni-trier.de)