2008 |
26 | EE | Ashok Narasimhan,
Ramalingam Sridhar:
A low power and low area active clock deskewing technique for sub-90nm technologies.
SoCC 2008: 179-182 |
25 | EE | Lushan Liu,
Pradeep Nagaraj,
Shambhu Upadhyaya,
Ramalingam Sridhar:
Defect Analysis and Defect Tolerant Design of Multi-port SRAMs.
J. Electronic Testing 24(1-3): 165-179 (2008) |
2007 |
24 | EE | Geethapriya Thamilarasu,
Ramalingam Sridhar:
Toward Building a Multi-level Robust Intrusion Detection Architecture for Distributed Mobile Networks.
ICDCS Workshops 2007: 5 |
23 | EE | Vidya Bharrgavi Balasubramanyn,
Geethapriya Thamilarasu,
Ramalingam Sridhar:
Security Solution For Data Integrity InWireless BioSensor Networks.
ICDCS Workshops 2007: 79 |
22 | EE | Ashok Narasimhan,
Ramalingam Sridhar:
Impact of Variability on Clock Skew in H-tree Clock Networks.
ISQED 2007: 458-466 |
2006 |
21 | EE | Lushan Liu,
Ramalingam Sridhar,
Shambhu J. Upadhyaya:
A 3-port Register File Design for Improved Fault Tolerance on Resistive Defects in Core-Cells.
DFT 2006: 545-553 |
20 | EE | Praveen Elakkumanan,
Jente B. Kuang,
Kevin J. Nowka,
Ramalingam Sridhar,
Rouwaida Kanj,
Sani R. Nassif:
SRAM Local Bit Line Access Failure Analyses.
ISQED 2006: 204-209 |
19 | EE | Praveen Elakkumanan,
Kishan Prasad,
Ramalingam Sridhar:
Time Redundancy Based Scan Flip-Flop Reuse To Reduce SER Of Combinational Logic.
ISQED 2006: 617-624 |
18 | EE | Ashok Narasimhan,
Bhooma Srinivasaraghavan,
Ramalingam Sridhar:
A Low-Power Asymmetric Source Driver Level Converter Based Current-Mode Signaling Scheme for Global Interconnects.
VLSI Design 2006: 491-494 |
17 | EE | Srikanth Sundaram,
Praveen Elakkumanan,
Ramalingam Sridhar:
High Speed Robust Current Sense Amplifier for Nanoscale Memories: - A Winner Take All Approach.
VLSI Design 2006: 569-574 |
16 | EE | Prachee Sharma,
Asheq Khan,
Ashok Narasimhan,
Ramalingam Sridhar,
Satish K. Tripathi:
Energy Conservation in Sensor Networks through Selective Node Activation.
WOWMOM 2006: 115-124 |
2005 |
15 | EE | Charan Thondapu,
Praveen Elakkumanan,
Ramalingam Sridhar:
RG-SRAM: A Low Gate Leakage Memory Design.
ISVLSI 2005: 295-296 |
14 | EE | Ashok Narasimhan,
Shantanu Divekar,
Praveen Elakkumanan,
Ramalingam Sridhar:
A Low-Power Current-Mode Clock Distribution Scheme for Multi-GHz NoC-Based SoCs.
VLSI Design 2005: 130-133 |
13 | EE | Ashok Narasimhan,
Manish Kasotiya,
Ramalingam Sridhar:
A Low-Swing Differential Signaling Scheme for On-Chip Global Interconnects.
VLSI Design 2005: 634-639 |
12 | EE | Praveen Elakkumanan,
Kishan Prasad,
Ramalingam Sridhar:
Low Power SER Tolerant Design to Mitigate Single Event Transients in Nanoscale Circuits.
J. Low Power Electronics 1(2): 182-193 (2005) |
2004 |
11 | EE | Ramalingam Sridhar:
System-on-Chip (SoC): Clocking and Synchronization Issues.
VLSI Design 2004: 520- |
2003 |
10 | EE | Ranjani Sridharan,
Ramalingam Sridhar,
Sumita Mishra:
A robust header compression technique for wireless Ad hoc networks.
Mobile Computing and Communications Review 7(3): 23-24 (2003) |
1998 |
9 | EE | Rajesh S. Parthasarathy,
Ramalingam Sridhar:
Double Pass Transistor Logic for High Performance Wave Pipeline Circuits.
VLSI Design 1998: 495-500 |
1997 |
8 | | Wen-jann Yang,
Ramalingam Sridhar,
Paul W. Palumbo:
Multi-attribute Lexicon Generation by Hyper-linked Embedded Access Structure.
IDEAS 1997: 299-308 |
1996 |
7 | EE | Seokjin Kim,
Ramalingam Sridhar:
Self-Timed Mesochronous Interconnection for High-Speed VLSI Systems.
Great Lakes Symposium on VLSI 1996: 122-125 |
6 | EE | Wen-jann Yang,
Ramalingam Sridhar,
Victor Demjanenko:
Parallel Intersecting Compressed Bit Vectors in a High Speed Query Server for Processing Postal Addresses.
HPCA 1996: 232-241 |
1995 |
5 | EE | Seokjin Kim,
Ramalingam Sridhar:
A local clocking approach for self-timed datapath designs.
Great Lakes Symposium on VLSI 1995: 152- |
4 | EE | Ram K. Krishnamurthy,
Ramalingam Sridhar:
A CMOS wave-pipelined image processor for real-time morphology .
ICCD 1995: 638- |
3 | | Sreejit Chakravarty,
Ramalingam Sridhar,
Shambhu J. Upadhyaya,
Yervant Zorian,
Gil Philips,
Bozena Kaminska,
Bernard Courtois:
Conference Reports.
IEEE Design & Test of Computers 12(4): 95-97 (1995) |
1994 |
2 | | Xuguang Zhang,
Ramalingam Sridhar:
Synchronization of Wave-Pipelined Circuits.
ICCD 1994: 164-167 |
1992 |
1 | | Paul W. Palumbo,
Sargur N. Srihari,
Jung Soh,
Ramalingam Sridhar,
Victor Demjanenko:
Postal Address Block Location in Real Time.
IEEE Computer 25(7): 34-42 (1992) |