2008 |
43 | EE | Sushu Zhang,
Karam S. Chatha:
Automated techniques for energy efficient scheduling on homogeneous and heterogeneous chip multi-processor architectures.
ASP-DAC 2008: 61-66 |
42 | EE | Michael A. Baker,
Viswesh Parameswaran,
Karam S. Chatha,
Baoxin Li:
Power reduction via macroblock prioritization for power aware H.264 video applications.
CODES+ISSS 2008: 261-266 |
41 | EE | Sushu Zhang,
Karam S. Chatha:
System-level thermal aware design of applications with uncertain execution time.
ICCAD 2008: 242-249 |
40 | EE | Karam S. Chatha,
Krishnan Srinivasan,
Goran Konjevod:
Automated Techniques for Synthesis of Application-Specific Network-on-Chip Architectures.
IEEE Trans. on CAD of Integrated Circuits and Systems 27(8): 1425-1438 (2008) |
2007 |
39 | EE | Krishnan Srinivasan,
Karam S. Chatha,
Goran Konjevod:
Application Specific Network-on-Chip Design with Guaranteed Quality Approximation Algorithms.
ASP-DAC 2007: 184-190 |
38 | EE | Christopher Ostler,
Karam S. Chatha,
Goran Konjevod:
Approximation Algorithm for Process Mapping on Network Processor Architectures.
ASP-DAC 2007: 577-582 |
37 | EE | Glenn Leary,
Krishna Mehta,
Karam S. Chatha:
Performance and resource optimization of NoC router architecture for master and slave IP cores.
CODES+ISSS 2007: 155-160 |
36 | EE | Michael A. Baker,
Aviral Shrivastava,
Karam S. Chatha:
Smart driver for power reduction in next generation bistable electrophoretic display technology.
CODES+ISSS 2007: 197-202 |
35 | EE | Christopher Ostler,
Karam S. Chatha:
Approximation Algorithm for Data Mapping on Block Multi-threaded Network Processor Architectures.
DAC 2007: 801-804 |
34 | EE | Christopher Ostler,
Karam S. Chatha:
An ILP formulation for system-level application mapping on network processor architectures.
DATE 2007: 99-104 |
33 | EE | Sushu Zhang,
Karam S. Chatha:
Approximation algorithm for the temperature-aware scheduling problem.
ICCAD 2007: 281-288 |
32 | EE | Sushu Zhang,
Karam S. Chatha,
Goran Konjevod:
Approximation algorithms for power minimization of earliest deadline first and rate monotonic schedules.
ISLPED 2007: 225-230 |
31 | EE | Christopher Ostler,
Karam S. Chatha,
Vijay Ramamurthi,
Krishnan Srinivasan:
ILP and heuristic techniques for system-level design on network processor architectures.
ACM Trans. Design Autom. Electr. Syst. 12(4): (2007) |
30 | EE | Krishnan Srinivasan,
Karam S. Chatha:
Integer linear programming and heuristic techniques for system-level low power scheduling on multiprocessor architectures under throughput constraints.
Integration 40(3): 326-354 (2007) |
29 | EE | Lina Peng,
K. Selçuk Candan,
Christopher B. Mayer,
Karam S. Chatha,
Kyung Dong Ryu:
Optimization of media processing workflows with adaptive operator behaviors.
Multimedia Tools Appl. 33(3): 245-272 (2007) |
2006 |
28 | EE | Lina Peng,
Gisik Kwon,
Yinpeng Chen,
K. Selçuk Candan,
Hari Sundaram,
Karam S. Chatha,
Maria Luisa Sapino:
Modular Design of Media Retrieval Workflows Using ARIA.
CIVR 2006: 491-494 |
27 | EE | Krishnan Srinivasan,
Karam S. Chatha:
Layout aware design of mesh based NoC architectures.
CODES+ISSS 2006: 136-141 |
26 | EE | Krishnan Srinivasan,
Karam S. Chatha:
A low complexity heuristic for design of custom network-on-chip architectures.
DATE 2006: 130-135 |
25 | EE | Krishnan Srinivasan,
Karam S. Chatha:
A Methodology for Layout Aware Design and Optimization of Custom Network-on-Chip Architectures.
ISQED 2006: 352-357 |
24 | EE | Krishnan Srinivasan,
Karam S. Chatha,
Goran Konjevod:
Linear-programming-based techniques for synthesis of network-on-chip architectures.
IEEE Trans. VLSI Syst. 14(4): 407-420 (2006) |
2005 |
23 | EE | Lina Peng,
Gisik Kwon,
K. Selçuk Candan,
Kyung Dong Ryu,
Karam S. Chatha,
Hari Sundaram,
Yinpeng Chen:
Media processing workflow design and execution with ARIA.
ACM Multimedia 2005: 800-801 |
22 | EE | Krishnan Srinivasan,
Karam S. Chatha:
SAGA: synthesis technique for guaranteed throughput NoC architectures.
ASP-DAC 2005: 489-494 |
21 | | Krishnan Srinivasan,
Karam S. Chatha,
Goran Konjevod:
An automated technique for topology and route generation of application specific on-chip interconnection networks.
ICCAD 2005: 231-237 |
20 | EE | Krishnan Srinivasan,
Karam S. Chatha:
A technique for low energy mapping and routing in network-on-chip architectures.
ISLPED 2005: 387-392 |
19 | EE | Vijaykumar Ramamurthi,
Jason McCollum,
Christopher Ostler,
Karam S. Chatha:
System Level Methodology for Programming CMP Based Multi-Threaded Network Processor Architectures.
ISVLSI 2005: 110-116 |
18 | EE | Nagendran Rangan,
Karam S. Chatha:
A Technique for Throughput and Register Optimization during Resource Constrained Pipelined Scheduling.
VLSI Design 2005: 564-569 |
17 | EE | Krishnan Srinivasan,
Karam S. Chatha:
ISIS: A Genetic Algorithm Based Technique for Custom On-Chip Interconnection Network Synthesis.
VLSI Design 2005: 623-628 |
16 | EE | Praveen Vellanki,
Nilanjan Banerjee,
Karam S. Chatha:
Quality-of-service and error control techniques for mesh-based network-on-chip architectures.
Integration 38(3): 353-382 (2005) |
2004 |
15 | EE | Praveen Vellanki,
Nilanjan Banerjee,
Karam S. Chatha:
Quality-of-service and error control techniques for network-on-chip architectures.
ACM Great Lakes Symposium on VLSI 2004: 45-50 |
14 | EE | Lina Peng,
K. Selçuk Candan,
Kyung Dong Ryu,
Karam S. Chatha,
Hari Sundaram:
ARIA: an adaptive and programmable media-flow architecture for interactive arts.
ACM Multimedia 2004: 532-535 |
13 | EE | Nilanjan Banerjee,
Praveen Vellanki,
Karam S. Chatha:
A Power and Performance Model for Network-on-Chip Architectures.
DATE 2004: 1250-1255 |
12 | EE | Krishnan Srinivasan,
Karam S. Chatha,
Goran Konjevod:
Linear Programming based Techniques for Synthesis of Network-on-Chip Architectures.
ICCD 2004: 422-429 |
11 | EE | Krishnan Srinivasan,
Vijay Ramamurthi,
Karam S. Chatha:
A Technique for Energy versus Quality of Service Trade-Off for MPEG-2 Decoder.
ISVLSI 2004: 313-316 |
10 | EE | Krishnan Srinivasan,
Nagender Telkar,
Vijay Ramamurthi,
Karam S. Chatha:
System-Level Design Techniques for Throughput and Power Optimization of Multiprocessor SoC Architectures.
ISVLSI 2004: 39-45 |
9 | | K. Selçuk Candan,
Lina Peng,
Kyung Dong Ryu,
Karam S. Chatha,
Christopher B. Mayer:
Efficient Stream Routing in Quality- and Resource-Adaptive Flow Architectures.
Multimedia Information Systems 2004: 30-39 |
8 | EE | Krishnan Srinivasan,
Karam S. Chatha:
An ILP Formulation for System Level Throughput and Power Optimization in Multiprocessor SoC Architectures.
VLSI Design 2004: 255-260 |
2002 |
7 | EE | Karam S. Chatha,
Ranga Vemuri:
Hardware-software partitioning and pipelined scheduling of transformative applications.
IEEE Trans. VLSI Syst. 10(3): 193-208 (2002) |
2001 |
6 | EE | Karam S. Chatha,
Ranga Vemuri:
MAGELLAN: multiway hardware-software partitioning and scheduling for latency minimization of hierarchical control-dataflow task graphs.
CODES 2001: 42-47 |
1999 |
5 | | Karam S. Chatha,
Ranga Vemuri:
Hardware-Software Codesign for Dynamically Reconfigurable Architectures.
FPL 1999: 175-184 |
4 | EE | Karam S. Chatha,
Ranga Vemuri:
An Iterative Algorithm for Partitioning and Scheduling of Area Constrained HW-SW Systems.
IEEE International Workshop on Rapid System Prototyping 1999: 134-139 |
1998 |
3 | EE | Karam S. Chatha,
Ranga Vemuri:
RECOD: a retiming heuristic to optimize resource and memory utilization in HW/SW codesigns.
CODES 1998: 139-143 |
2 | EE | Karam S. Chatha,
Ranga Vemuri:
A Tool for Partitioning and Pipelined Scheduling of Hardware-Software Systems.
ISSS 1998: 145-151 |
1 | EE | Karam S. Chatha,
Ranga Vemuri:
Performance Evaluation Tool for Rapid Prototyping of Hardware-Software Codesigns.
International Workshop on Rapid System Prototyping 1998: 218-224 |