| 2007 |
| 27 | EE | Takahiro Murooka,
Akira Nagoya,
Toshiaki Miyazaki,
Hiroyuki Ochi,
Yukihiro Nakamura:
Network Processor for High-Speed Network and Quick Programming.
Journal of Circuits, Systems, and Computers 16(1): 65-79 (2007) |
| 2003 |
| 26 | EE | Kiyoshi Oguri,
Yuichiro Shibata,
Akira Nagoya:
Asynchronous Bit-Serial Datapath for Object-Oriented Reconfigurable Architecture PCA.
Asia-Pacific Computer Systems Architecture Conference 2003: 54-68 |
| 2001 |
| 25 | EE | Ryusuke Konishi,
Hideyuki Ito,
Hiroshi Nakada,
Akira Nagoya,
Norbert Imlig,
Tsunemichi Shiozawa,
Minoru Inamori,
Kouichi Nagami,
Kiyoshi Oguri:
PCA-1: A Fully Asynchronous, Self-Reconfigurable LSI.
ASYNC 2001: 54- |
| 24 | | Norbert Imlig,
Tsunemichi Shiozawa,
Kouichi Nagami,
Yoshiki Nakane,
Ryusuke Konishi,
Hideyuki Ito,
Akira Nagoya:
Scalable space/time-shared stream-processing on the run-time reconfigurable PCA architecture.
IPDPS 2001: 142 |
| 23 | EE | Hiroshi Nakada,
Hideyuki Ito,
Ryusuke Konishi,
Akira Nagoya,
Kiyoshi Oguri,
Tsunemichi Shiozawa,
Norbert Imlig:
Self-reorganising systems on VLSI circuits.
ISCAS (4) 2001: 310-313 |
| 22 | EE | Takayuki Suyama,
Makoto Yokoo,
Hiroshi Sawada,
Akira Nagoya:
Solving satisfiability problems using reconfigurable computing.
IEEE Trans. VLSI Syst. 9(1): 109-116 (2001) |
| 2000 |
| 21 | EE | Shigeru Yamashita,
Hiroshi Sawada,
Akira Nagoya:
An efficient framework of using various decomposition methods to synthesize LUT networks and its evaluation.
ASP-DAC 2000: 253-258 |
| 20 | EE | Kazuo Aoyama,
Hiroshi Sawada,
Akira Nagoya,
Kazuo Nakajima:
A Threshold Logic-Based Reconfigurable Logic Element with a New Programming Technology.
FPL 2000: 665-674 |
| 19 | EE | Tsunemichi Shiozawa,
Norbert Imlig,
Kouichi Nagami,
Kiyoshi Oguri,
Akira Nagoya,
Hiroshi Nakada:
An Implementation of Longest Prefix Matching for IP Router on Plastic Cell Architecture.
FPL 2000: 805-809 |
| 18 | EE | Shigeru Yamashita,
Hiroshi Sawada,
Akira Nagoya:
SPFD: A new method to express functional flexibility.
IEEE Trans. on CAD of Integrated Circuits and Systems 19(8): 840-849 (2000) |
| 1999 |
| 17 | EE | Hidehisa Nagano,
Takayuki Suyama,
Akira Nagoya:
Acceleration of Linear Block Code Evaluations Using New Reconfigurable Computing Approach.
ASP-DAC 1999: 161-164 |
| 16 | | Takayuki Suyama,
Makoto Yokoo,
Akira Nagoya:
Solving Satisfiability Problems on FPGAs Using Experimental Unit Propagation.
CP 1999: 434-445 |
| 15 | EE | Akihiro Matsuura,
Hidehisa Nagano,
Akira Nagoya:
A Method for Implementing Fractal Image Compression on Reconfigurable Architecture.
FPGA 1999: 251 |
| 14 | EE | Shigeru Yamashita,
Hiroshi Sawada,
Akira Nagoya:
An Integrated Approach for Synthesizing LUT Networks.
Great Lakes Symposium on VLSI 1999: 136-139 |
| 13 | | Hidehisa Nagano,
Akihiro Matsuura,
Akira Nagoya:
An Efficient Implementation Method of Fractal Image Compression on Dynamically Reconfigurable Architecture.
IPPS/SPDP Workshops 1999: 670-678 |
| 12 | | Takayuki Suyama,
Makoto Yokoo,
Akira Nagoya:
Solving Satisfiability Problems on FPGAs using Experimental Unit Propagation Heuristic.
IPPS/SPDP Workshops 1999: 709-711 |
| 11 | EE | Akihiro Matsuura,
Akira Nagoya:
Summation Algorithms on Constrained Reconfigurable Meshes.
ISPAN 1999: 400-405 |
| 1998 |
| 10 | | Shigeru Yamashita,
Hiroshi Sawada,
Akira Nagoya:
New Methods to Find Optimal Non-Disjoint Bi-Decompositions.
ASP-DAC 1998: 59-68 |
| 9 | EE | Hiroshi Sawada,
Shigeru Yamashita,
Akira Nagoya:
Restructuring Logic Representations with Easily Detectable Simple Disjunctive Decompositions.
DATE 1998: 755- |
| 8 | EE | Hidehisa Nagano,
Takayuki Suyama,
Akira Nagoya:
Soft Decision Maximum Likelihood Decoders for Binary Linear Block Codes Implemented on FPGAs (Abstract).
FPGA 1998: 261 |
| 1997 |
| 7 | EE | Shinji Kimura,
Yasufumi Itou,
Makoto Hirao,
Katsumasa Watanabe,
Mitsuteru Yukishita,
Akira Nagoya:
A Hardware/Software Codesign Method for a General Purpose Reconfigurable Co-Processor.
CODES 1997: 147-152 |
| 6 | EE | Hiroshi Sawada,
Shigeru Yamashita,
Akira Nagoya:
Restricted Simple Disjunctive Decompositions Based on Grouping Symmetric Variables.
Great Lakes Symposium on VLSI 1997: 39-44 |
| 5 | | Kaihiro Matsuura,
Akira Nagoya:
Formulation of the Addition-Shift-Sequence Problem and Its Complexity.
ISAAC 1997: 42-51 |
| 1996 |
| 4 | EE | Shigeru Yamashita,
Hiroshi Sawada,
Akira Nagoya:
A new method to express functional permissibilities for LUT based FPGAs and its applications.
ICCAD 1996: 254-261 |
| 3 | EE | Takayuki Suyama,
Hiroshi Sawada,
Akira Nagoya:
LUT-based FPGA Technology Mapping using Permissible Functions.
VLSI Design 1996: 215-218 |
| 1995 |
| 2 | EE | Hiroshi Sawada,
Takayuki Suyama,
Akira Nagoya:
Logic synthesis for look-up table based FPGAs using functional decomposition and support minimization.
ICCAD 1995: 353-358 |
| 1990 |
| 1 | | Akira Nagoya,
Yukihiro Nakamura,
Kiyoshi Oguri,
Ryo Nomura:
Multi-Level Optimization for Large Scale ASICS.
ICCAD 1990: 564-567 |