dblp.uni-trier.dewww.uni-trier.de

Ishwar Parulkar

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
12EECristian Constantinescu, Ishwar Parulkar, R. Harper, Sarah Michalak: Silent Data Corruption - Myth or reality? DSN 2008: 108-109
2005
11EEIshwar Parulkar, Robert Cypher: Trends and Trade-Offs in Designing Highly Robust Throughput Computing Oriented Chips and Systems. IOLTS 2005: 74-77
2003
10EEPeter Dahlgren, Paul Dickinson, Ishwar Parulkar: Latch Divergency In Microprocessor Failure Analysis. ITC 2003: 755-763
2002
9EEIshwar Parulkar, Thomas A. Ziaja, Rajesh Pendurkar, Anand D'Souza, Amitava Majumdar: A Scalable, Low Cost Design-for-Test Architecture for UltraSPARC? Chip Multi-Processors. ITC 2002: 726-735
2001
8EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Introducing redundant computations in RTL data paths for reducing BIST resources. ACM Trans. Design Autom. Electr. Syst. 6(3): 423-445 (2001)
1998
7EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Introducing Redundant Computations in a Behavior for Reducing BIST Resources. DAC 1998: 548-553
6EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Scheduling and Module Assignment for Reducing Bist Resources. DATE 1998: 66-73
5EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Allocation Techniques for Reducing BIST Area Overhead of Data Paths. J. Electronic Testing 13(2): 149-166 (1998)
4EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Estimation of BIST Resources During High-Level Synthesis. J. Electronic Testing 13(3): 221-237 (1998)
1996
3EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Lower Bounds on Test Resources for Scheduled Data Flow Graphs. DAC 1996: 143-148
1995
2EEIshwar Parulkar, Sandeep K. Gupta, Melvin A. Breuer: Data Path Allocation for Synthesizing RTL Designs with Low BIST Area Overhead. DAC 1995: 395-401
1994
1EEIshwar Parulkar, Melvin A. Breuer, Charles Njinda: Extraction of a High-level structural Representation from Circuit Descriptions with Applications to DFT/BIST. DAC 1994: 345-356

Coauthor Index

1Melvin A. Breuer [1] [2] [3] [4] [5] [6] [7] [8]
2Cristian Constantinescu [12]
3Robert Cypher [11]
4Anand D'Souza [9]
5Peter Dahlgren [10]
6Paul Dickinson [10]
7Sandeep K. Gupta [2] [3] [4] [5] [6] [7] [8]
8R. Harper [12]
9Amitava Majumdar [9]
10Sarah Michalak [12]
11Charles Njinda [1]
12Rajesh Pendurkar [9]
13Thomas A. Ziaja [9]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)