1998 |
9 | | Takeshi Kitahara,
Fumihiro Minami,
Toshiaki Ueda,
Kimiyoshi Usami,
Seiichi Nishio,
Masami Murakata,
Takashi Mitsuhashi:
A Clock-Gating Method for Low-Power LSI Design.
ASP-DAC 1998: 307-312 |
1997 |
8 | EE | Masako Murofushi,
Takashi Ishioka,
Masami Murakata,
Takashi Mitsuhashi:
Layout Driven Re-synthesis for Low Power Consumption LSIs.
DAC 1997: 666-669 |
1996 |
7 | EE | Taku Uchino,
Fumihiro Minami,
Masami Murakata,
Takashi Mitsuhashi:
Switching activity analysis for sequential circuits using Boolean approximation method.
ISLPED 1996: 79-84 |
1995 |
6 | EE | T. Aoki,
Masami Murakata,
Takashi Mitsuhashi,
Nobuyuki Goto:
Fanout-tree restructuring algorithm for post-placement timing optimization.
ASP-DAC 1995 |
5 | EE | Taku Uchino,
Fumihiro Minami,
Takashi Mitsuhashi,
Nobuyuki Goto:
Switching activity analysis using Boolean approximation method.
ICCAD 1995: 20-25 |
4 | EE | M. Tachibana,
S. Kurosawa,
R. Nojima,
Norman Kojima,
Masaaki Yamada,
Takashi Mitsuhashi,
Nobuyuki Goto:
Power and area optimization by reorganizing CMOS complex gate circuits.
ISLPD 1995: 155-160 |
1992 |
3 | EE | Takashi Mitsuhashi,
Ernest S. Kuh:
Power and Ground Network Topology Optimization for Cell Based VLSIs.
DAC 1992: 524-529 |
1990 |
2 | | Masako Murofushi,
Masaaki Yamada,
Takashi Mitsuhashi:
FOLM-Planner: A New Floorplanner with a Frame Overlapping Floorplan Model Suitable for SOG (Sea-of-Gates) Type Gate Arrays.
ICCAD 1990: 140-143 |
1987 |
1 | EE | Takashi Mitsuhashi,
Kenji Yoshida:
A Resistance Calculation Algorithm and Its Application to Circuit Extraction.
IEEE Trans. on CAD of Integrated Circuits and Systems 6(3): 337-345 (1987) |