2006 |
4 | EE | Sean Safarpour,
Andreas G. Veneris,
Gregg Baeckler,
Richard Yuan:
Efficient SAT-based Boolean matching for FPGA technology mapping.
DAC 2006: 466-471 |
3 | EE | Michael Hutton,
Richard Yuan,
Jay Schleicher,
Gregg Baeckler,
Sammy Cheung,
Kar Keng Chua,
Hee Kong Phoo:
A methodology for FPGA to structured-ASIC synthesis and verification.
DATE Designers' Forum 2006: 64-69 |
2005 |
2 | EE | David M. Lewis,
Elias Ahmed,
Gregg Baeckler,
Vaughn Betz,
Mark Bourgeault,
David Cashman,
David R. Galloway,
Mike Hutton,
Christopher Lane,
Andy Lee,
Paul Leventis,
Sandy Marquardt,
Cameron McClintock,
Ketan Padalia,
Bruce Pedersen,
Giles Powell,
Boris Ratchev,
Srinivas Reddy,
Jay Schleicher,
Kevin Stevens,
Richard Yuan,
Richard Cliff,
Jonathan Rose:
The Stratix II logic and routing architecture.
FPGA 2005: 14-20 |
2004 |
1 | EE | Michael Hutton,
Jay Schleicher,
David M. Lewis,
Bruce Pedersen,
Richard Yuan,
Sinan Kaptanoglu,
Gregg Baeckler,
Boris Ratchev,
Ketan Padalia,
Mark Bourgeault,
Andy Lee,
Henry Kim,
Rahul Saini:
Improving FPGA Performance and Area Using an Adaptive Logic Module.
FPL 2004: 135-144 |