2002 |
30 | EE | Anil Nori,
Rajiv Jain:
Composite Applications: Process Based Application Development.
TES 2002: 48-53 |
2001 |
29 | EE | Anil Nori,
Chandar Venkatraman,
Rajiv Jain:
Defining the Next Generation e-Business Platform: A Discussion of the Asers eBusiness Platform.
IEEE Data Eng. Bull. 24(1): 18-22 (2001) |
1997 |
28 | EE | R. K. Aditham,
Rajiv Jain,
Murali Srinivasan:
Interest Based Collaboration Framework.
WETICE 1997: 75-81 |
1996 |
27 | EE | Minjoong Rim,
Rajiv Jain:
Valid Transformations: A New Class of Loop Transformations for High-Level Synthesis and Pipelined Scheduling Applications.
IEEE Trans. Parallel Distrib. Syst. 7(4): 399-410 (1996) |
26 | EE | Ashutosh Mujumdar,
Rajiv Jain,
Kewal K. Saluja:
Incorporating performance and testability constraints during binding in high-level synthesis.
IEEE Trans. on CAD of Integrated Circuits and Systems 15(10): 1212-1225 (1996) |
1995 |
25 | EE | Hao Zheng,
Kewal K. Saluja,
Rajiv Jain:
Test application time reduction for scan based sequential circuits.
Great Lakes Symposium on VLSI 1995: 188-191 |
24 | EE | Wing Hang Wong,
Rajiv Jain:
PARAS: system-level concurrent partitioning and scheduling.
ICCAD 1995: 440-445 |
23 | EE | Minjoong Rim,
Yaw Fann,
Rajiv Jain:
Global scheduling with code-motions for high-level synthesis applications.
IEEE Trans. VLSI Syst. 3(3): 379-392 (1995) |
1994 |
22 | EE | Yaw Fann,
Minjoong Rim,
Rajiv Jain:
Global Scheduling for High-Level Synthesis Applications.
DAC 1994: 542-546 |
21 | | Ashutosh Mujumdar,
Rajiv Jain,
Kewal K. Saluja:
Behavioral Synthesis of Testable Designs.
FTCS 1994: 436-445 |
20 | | Alok Sharma,
Rajiv Jain:
Register Estimation from Behavioral Specifications.
ICCD 1994: 576-580 |
19 | | Minjoong Rim,
Rajiv Jain:
Valid Transformations: A New Class of Loop Transformations.
ICPP 1994: 20-23 |
18 | | Minjoong Rim,
Rajiv Jain:
Estimating Performance Characteristics of Loop Transformations.
ISCAS 1994: 249-252 |
17 | | Ashutosh Majumdar,
Minjoong Rim,
Rajiv Jain,
Renato De Leone:
BINET: An Algorithm for Solving the Binding Problem.
VLSI Design 1994: 163-168 |
16 | EE | Minjoong Rim,
Ashutosh Mujumdar,
Rajiv Jain,
Renato De Leone:
Optimal and heuristic algorithms for solving the binding problem.
IEEE Trans. VLSI Syst. 2(2): 211-225 (1994) |
15 | EE | Minjoong Rim,
Rajiv Jain:
Lower-bound performance estimation for the high-level synthesis scheduling problem.
IEEE Trans. on CAD of Integrated Circuits and Systems 13(4): 451-458 (1994) |
14 | EE | Ashutosh Mujumdar,
Rajiv Jain,
Kewal K. Saluja:
Incorporating testability considerations in high-level synthesis.
J. Electronic Testing 5(1): 43-55 (1994) |
1993 |
13 | EE | Alok Sharma,
Rajiv Jain:
InSyn: Integrated Scheduling for DSP Applications.
DAC 1993: 349-354 |
12 | EE | Alok Sharma,
Rajiv Jain:
Estimating Architectural Resources and Performance for High-Level Synthesis Applications.
DAC 1993: 355-360 |
1992 |
11 | EE | Minjoong Rim,
Rajiv Jain:
Representing Conditional Branches for High-Level Synthesis Applications.
DAC 1992: 106-111 |
10 | EE | Minjoong Rim,
Rajiv Jain,
Renato De Leone:
Optimal Allocation and Binding in High-Level Synthesis.
DAC 1992: 120-123 |
9 | | Ashutosh Mujumdar,
Kewal K. Saluja,
Rajiv Jain:
Incorporating Testability Considerations in High-Level Systhesis.
FTCS 1992: 272-279 |
8 | | Minjoong Rim,
Rajiv Jain:
Estimating Lower-Bound Performance of Schedules Using a Relaxation Technique.
ICCD 1992: 290-294 |
7 | EE | Rajiv Jain,
Alice C. Parker,
Nohbyung Park:
Predicting system-level area and delay for pipelined and nonpipelined designs.
IEEE Trans. on CAD of Integrated Circuits and Systems 11(8): 955-965 (1992) |
1991 |
6 | EE | Rajiv Jain,
Ashutosh Mujumdar,
Alok Sharma,
Hueymin Wang:
Empirical Evaluation of Some High-Level Synthesis Scheduling Heuristics.
DAC 1991: 686-689 |
1990 |
5 | | Rajiv Jain:
MOSP: Module Selection for Pipelined Designs with Multi-Cycle Operations.
ICCAD 1990: 212-215 |
1989 |
4 | EE | Rajiv Jain,
Kayhan Küçükçakar,
Mitch J. Mlinar,
Alice C. Parker:
Experience with ADAM Synthesis System.
DAC 1989: 56-61 |
1988 |
3 | EE | Rajiv Jain,
Alice C. Parker,
Nohbyung Park:
Module Selection for Pipelined Synthesis.
DAC 1988: 542-547 |
2 | | Meera Balakrishnan,
Rajiv Jain,
C. S. Raghavendra:
On Array Storage for Conflict-Free Memory Access for Parallel Processors.
ICPP (1) 1988: 103-107 |
1987 |
1 | EE | Rajiv Jain,
Alice C. Parker,
Nohbyung Park:
Predicting Area-Time Tradeoffs for Pipelined Design.
DAC 1987: 35-41 |