2008 |
15 | EE | Sumanta Chaudhuri,
Sylvain Guilley,
Philippe Hoogvorst,
Jean-Luc Danger,
Taha Beyrouthy,
Alin Razafindraibe,
Laurent Fesquet,
Marc Renaudin:
Physical Design of FPGA Interconnect to Prevent Information Leakage.
ARC 2008: 87-98 |
14 | EE | Sumanta Chaudhuri,
Sylvain Guilley,
Florent Flament,
Philippe Hoogvorst,
Jean-Luc Danger:
An 8x8 run-time reconfigurable FPGA embedded in a SoC.
DAC 2008: 120-125 |
13 | EE | Sylvain Guilley,
Laurent Sauvage,
Jean-Luc Danger,
Nidhal Selmane,
Renaud Pacalet:
Silicon-level Solutions to Counteract Passive and Active Attacks.
FDTC 2008: 3-17 |
12 | EE | Sumanta Chaudhuri,
Jean-Luc Danger,
Philippe Hoogvorst,
Sylvain Guilley:
Efficient tiling patterns for reconfigurable gate arrays.
FPGA 2008: 257 |
11 | EE | Sylvain Guilley,
Laurent Sauvage,
Jean-Luc Danger,
Philippe Hoogvorst:
Area optimization of cryptographic co-processors implemented in dual-rail with precharge positive logic.
FPL 2008: 161-166 |
10 | EE | Sylvain Guilley,
Sumanta Chaudhuri,
Jean-Luc Danger,
Laurent Sauvage,
Philippe Hoogvorst,
Maxime Nassar,
Tarik Graba,
Vinh-Nga Vong:
Place-and-Route Impact on the Security of DPL Designs in FPGAs.
HOST 2008: 26-32 |
9 | EE | Sumanta Chaudhuri,
Sylvain Guilley,
Philippe Hoogvorst,
Jean-Luc Danger:
Efficient tiling patterns for reconfigurable gate arrays.
SLIP 2008: 11-18 |
8 | EE | Sami Mekki,
Jean-Luc Danger,
Benoit Miscopein,
Jean Schwoerer,
Joseph Jean Boutros:
Probabilistic Equalizer for Ultra-Wideband Energy Detection.
VTC Spring 2008: 1108-1112 |
7 | EE | Philippe Hoogvorst,
Sylvain Guilley,
Sumanta Chaudhuri,
Jean-Luc Danger,
Taha Beyrouthy,
Laurent Fesquet:
A Reconfigurable Programmable Logic Block for a Multi-Style Asynchronous FPGA resistant to Side-Channel Attacks
CoRR abs/0809.3942: (2008) |
2007 |
6 | EE | Sumanta Chaudhuri,
Jean-Luc Danger,
Sylvain Guilley:
Efficient Modeling and Floorplanning of Embedded-FPGA Fabric.
FPL 2007: 665-669 |
5 | EE | Qing Xu,
M. B. C. Silva,
Jean-Luc Danger,
Sylvain Guilley,
Patrick Bellot,
Philippe Gallion,
Francisco Mendieta:
Towards Quantum Key Distribution System using Homodyne Detection with Differential Time-Multiplexed Reference.
RIVF 2007: 158-165 |
4 | EE | F. Guilloud,
E. Boutillon,
Jacky Tousch,
Jean-Luc Danger:
Generic Description and Synthesis of LDPC Decoders.
IEEE Transactions on Communications 55(11): 2084-2091 (2007) |
2000 |
3 | EE | Andrés D. García,
Jean-Luc Danger,
Wayne P. Burleson:
Low power digital design in FPGAs (poster abstract): a study of pipeline architectures implemented in a FPGA using a low supply voltage to reduce power consumption.
FPGA 2000: 220 |
1999 |
2 | EE | L. Naviner,
Jean-Luc Danger,
C. Laurent:
High-Performance Low-Cost Implementation of Two-Dimensional DCT Processor nn FPGA.
FPGA 1999: 249 |
1 | | Andrés D. García,
Wayne P. Burleson,
Jean-Luc Danger:
Power Modelling in Field Programmable Gate Arrays (FPGA).
FPL 1999: 396-404 |