dblp.uni-trier.dewww.uni-trier.de

Jean-Luc Danger

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
15EESumanta Chaudhuri, Sylvain Guilley, Philippe Hoogvorst, Jean-Luc Danger, Taha Beyrouthy, Alin Razafindraibe, Laurent Fesquet, Marc Renaudin: Physical Design of FPGA Interconnect to Prevent Information Leakage. ARC 2008: 87-98
14EESumanta Chaudhuri, Sylvain Guilley, Florent Flament, Philippe Hoogvorst, Jean-Luc Danger: An 8x8 run-time reconfigurable FPGA embedded in a SoC. DAC 2008: 120-125
13EESylvain Guilley, Laurent Sauvage, Jean-Luc Danger, Nidhal Selmane, Renaud Pacalet: Silicon-level Solutions to Counteract Passive and Active Attacks. FDTC 2008: 3-17
12EESumanta Chaudhuri, Jean-Luc Danger, Philippe Hoogvorst, Sylvain Guilley: Efficient tiling patterns for reconfigurable gate arrays. FPGA 2008: 257
11EESylvain Guilley, Laurent Sauvage, Jean-Luc Danger, Philippe Hoogvorst: Area optimization of cryptographic co-processors implemented in dual-rail with precharge positive logic. FPL 2008: 161-166
10EESylvain Guilley, Sumanta Chaudhuri, Jean-Luc Danger, Laurent Sauvage, Philippe Hoogvorst, Maxime Nassar, Tarik Graba, Vinh-Nga Vong: Place-and-Route Impact on the Security of DPL Designs in FPGAs. HOST 2008: 26-32
9EESumanta Chaudhuri, Sylvain Guilley, Philippe Hoogvorst, Jean-Luc Danger: Efficient tiling patterns for reconfigurable gate arrays. SLIP 2008: 11-18
8EESami Mekki, Jean-Luc Danger, Benoit Miscopein, Jean Schwoerer, Joseph Jean Boutros: Probabilistic Equalizer for Ultra-Wideband Energy Detection. VTC Spring 2008: 1108-1112
7EEPhilippe Hoogvorst, Sylvain Guilley, Sumanta Chaudhuri, Jean-Luc Danger, Taha Beyrouthy, Laurent Fesquet: A Reconfigurable Programmable Logic Block for a Multi-Style Asynchronous FPGA resistant to Side-Channel Attacks CoRR abs/0809.3942: (2008)
2007
6EESumanta Chaudhuri, Jean-Luc Danger, Sylvain Guilley: Efficient Modeling and Floorplanning of Embedded-FPGA Fabric. FPL 2007: 665-669
5EEQing Xu, M. B. C. Silva, Jean-Luc Danger, Sylvain Guilley, Patrick Bellot, Philippe Gallion, Francisco Mendieta: Towards Quantum Key Distribution System using Homodyne Detection with Differential Time-Multiplexed Reference. RIVF 2007: 158-165
4EEF. Guilloud, E. Boutillon, Jacky Tousch, Jean-Luc Danger: Generic Description and Synthesis of LDPC Decoders. IEEE Transactions on Communications 55(11): 2084-2091 (2007)
2000
3EEAndrés D. García, Jean-Luc Danger, Wayne P. Burleson: Low power digital design in FPGAs (poster abstract): a study of pipeline architectures implemented in a FPGA using a low supply voltage to reduce power consumption. FPGA 2000: 220
1999
2EEL. Naviner, Jean-Luc Danger, C. Laurent: High-Performance Low-Cost Implementation of Two-Dimensional DCT Processor nn FPGA. FPGA 1999: 249
1 Andrés D. García, Wayne P. Burleson, Jean-Luc Danger: Power Modelling in Field Programmable Gate Arrays (FPGA). FPL 1999: 396-404

Coauthor Index

1Patrick Bellot [5]
2Taha Beyrouthy [7] [15]
3E. Boutillon [4]
4Joseph Jean Boutros (Joseph Boutros) [8]
5Wayne P. Burleson (Wayne Burleson) [1] [3]
6Sumanta Chaudhuri [6] [7] [9] [10] [12] [14] [15]
7Laurent Fesquet [7] [15]
8Florent Flament [14]
9Philippe Gallion [5]
10Andrés D. García [1] [3]
11Tarik Graba [10]
12Sylvain Guilley [5] [6] [7] [9] [10] [11] [12] [13] [14] [15]
13F. Guilloud [4]
14Philippe Hoogvorst [7] [9] [10] [11] [12] [14] [15]
15C. Laurent [2]
16Sami Mekki [8]
17Francisco Mendieta [5]
18Benoit Miscopein [8]
19Maxime Nassar [10]
20L. Naviner [2]
21Renaud Pacalet [13]
22Alin Razafindraibe [15]
23Marc Renaudin [15]
24Laurent Sauvage [10] [11] [13]
25Jean Schwoerer [8]
26Nidhal Selmane [13]
27M. B. C. Silva [5]
28Jacky Tousch [4]
29Vinh-Nga Vong [10]
30Qing Xu [5]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)