dblp.uni-trier.dewww.uni-trier.de

Hossein Asadi

Ghazanfar Asadi

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo
Home Page

2007
16EEHossein Asadi, Mehdi Baradaran Tahoori, Chandra Tirumurti: Estimating Error Propagation Probabilities with Bounded Variances. DFT 2007: 41-49
15EEBrian Mullins, Hossein Asadi, Mehdi Baradaran Tahoori, David R. Kaeli, Kevin Granlund, Rudy Bauer, Scott Romano: Case Study: Soft Error Rate Analysis in Storage Systems. VTS 2007: 256-264
14EEGhazanfar Asadi, Mehdi Baradaran Tahoori: An Accurate SER Estimation Method Based on Propagation Probability CoRR abs/0710.4712: (2007)
13EEHossein Asadi, Mehdi Baradaran Tahoori: Analytical Techniques for Soft Error Rate Modeling and Mitigation of FPGA-Based Designs. IEEE Trans. VLSI Syst. 15(12): 1320-1331 (2007)
2006
12EEHossein Asadi, Vilas Sridharan, Mehdi Baradaran Tahoori, David R. Kaeli: Vulnerability analysis of L2 cache elements to single event upsets. DATE 2006: 1276-1281
11EEHossein Asadi, Mehdi Baradaran Tahoori: Soft error derating computation in sequential circuits. ICCAD 2006: 497-501
10EEHossein Asadi, Mehdi Baradaran Tahoori: Soft error hardening for logic-level designs. ISCAS 2006
9EEVilas Sridharan, Hossein Asadi, Mehdi Baradaran Tahoori, David R. Kaeli: Reducing Data Cache Susceptibility to Soft Errors. IEEE Trans. Dependable Sec. Comput. 3(4): 353-364 (2006)
2005
8EEGhazanfar Asadi, Mehdi Baradaran Tahoori: An Accurate SER Estimation Method Based on Propagation Probability. DATE 2005: 306-307
7EEHossein Asadi, Mehdi Baradaran Tahoori: Soft Error Modeling and Protection for Sequential Elements. DFT 2005: 463-474
6EEGhazanfar Asadi, Mehdi Baradaran Tahoori: Soft error rate estimation and mitigation for SRAM-based FPGAs. FPGA 2005: 149-160
5EEGhazanfar Asadi, Mehdi Baradaran Tahoori: An analytical approach for soft error rate estimation in digital circuits. ISCAS (3) 2005: 2991-2994
4EEGhazanfar Asadi, Mehdi Baradaran Tahoori: Soft Error Mitigation for SRAM-Based FPGAs. VTS 2005: 207-212
2004
3EEGhazanfar Asadi, Seyed Ghassem Miremadi, Hamid R. Zarandi, Ali Reza Ejlali: Evaluation of Fault-Tolerant Designs Implemented on SRAM-Based FPGAs. PRDC 2004: 327-332
2003
2EEAli Reza Ejlali, Seyed Ghassem Miremadi, Hamid R. Zarandi, Ghazanfar Asadi, Siavash Bayat Sarmadi: A Hybrid Fault Injection Approach Based on Simulation and Emulation Co-operation. DSN 2003: 479-
2002
1EESiavash Bayat Sarmadi, Seyed Ghassem Miremadi, Ghazanfar Asadi, Ali Reza Ejlali: Fast Prototyping with Co-operation of Simulation and Emulation. FPL 2002: 15-25

Coauthor Index

1Rudy Bauer [15]
2Alireza Ejlali (Ali Reza Ejlali) [1] [2] [3]
3Kevin Granlund [15]
4David R. Kaeli [9] [12] [15]
5Seyed Ghassem Miremadi [1] [2] [3]
6Brian Mullins [15]
7Scott Romano [15]
8Siavash Bayat Sarmadi [1] [2]
9Vilas Sridharan [9] [12]
10Mehdi Baradaran Tahoori [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]
11Chandra Tirumurti [16]
12Hamid R. Zarandi [2] [3]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)