IMS 2000:
Cambridge,
MA,
USA
Frederic T. Chong, Christoforos E. Kozyrakis, Mark Oskin (Eds.):
Intelligent Memory Systems, Second International Workshop, IMS 2000, Cambridge, MA, USA, November 12, 2000, Revised Papers.
Lecture Notes in Computer Science 2107 Springer 2001, ISBN 3-540-42328-1 BibTeX
@proceedings{DBLP:conf/ims/2000,
editor = {Frederic T. Chong and
Christoforos E. Kozyrakis and
Mark Oskin},
title = {Intelligent Memory Systems, Second International Workshop, IMS
2000, Cambridge, MA, USA, November 12, 2000, Revised Papers},
booktitle = {Intelligent Memory Systems},
publisher = {Springer},
series = {Lecture Notes in Computer Science},
volume = {2107},
year = {2001},
isbn = {3-540-42328-1},
bibsource = {DBLP, http://dblp.uni-trier.de}
}
Memory Technology
Processor and Memory Architecture
Applications and Operating Systems
Compiler Technology
Poster Session
- Peter Grun, Nikil D. Dutt, Alexandru Nicolau:
Aggressive Memory-Aware Compilation.
147-151
Electronic Edition (Springer LINK) BibTeX
- Michael C. Huang, Jose Renau, Seung-Moon Yoo, Josep Torrellas:
Energy/Performance Design of Memory Hierarchies for Processor-in-Memory Chips.
152-159
Electronic Edition (Springer LINK) BibTeX
- Tsung-Chuan Huang, Slo-Li Chu:
SAGE: A New Analysis and Optimization System for FlexRAM Architecture.
160-168
Electronic Edition (Springer LINK) BibTeX
- Koji Inoue, Koji Kai, Kazuaki Murakami:
Performance/Energy Efficiency of Variable Line-Size Caches for Intelligent Memory Systems.
169-178
Electronic Edition (Springer LINK) BibTeX
- Jeff La Coss:
The DIVA Emulator: Accelerating Architecture Studies for PIM-Based Systems.
179-182
Electronic Edition (Springer LINK) BibTeX
- Dan Nicolaescu, Xiaomei Ji, Alexander V. Veidenbaum, Alexandru Nicolau, Rajesh K. Gupta:
Compiler-Directed Cache Line Size Adaptivity.
183-187
Electronic Edition (Springer LINK) BibTeX
- Workshop Notes.
188-192
Electronic Edition (Springer LINK) BibTeX
Copyright © Sat May 16 23:23:46 2009
by Michael Ley (ley@uni-trier.de)