dblp.uni-trier.dewww.uni-trier.de

Charles R. Moore

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
15EECharles R. Moore: Microarchitecture in the system-level integration era. MICRO 2008
2004
14EEDoug Burger, Stephen W. Keckler, Kathryn S. McKinley, Michael Dahlin, Lizy Kurian John, Calvin Lin, Charles R. Moore, James H. Burrill, Robert G. McDonald, William Yode: Scaling to the End of Silicon with EDGE Architectures. IEEE Computer 37(7): 44-55 (2004)
13EECharles R. Moore: Managing the Transition from Complexity to Elegance: Design Convergence. IEEE Micro 24(1): 80, 79 (2004)
12EESimha Sethumadhavan, Rajagopalan Desikan, Doug Burger, Charles R. Moore, Stephen W. Keckler: Scalable Hardware Memory Disambiguation for High-ILP Processors. IEEE Micro 24(6): 118-127 (2004)
11EEKarthikeyan Sankaralingam, Ramadass Nagarajan, Haiming Liu, Changkyu Kim, Jaehyuk Huh, Nitya Ranganathan, Doug Burger, Stephen W. Keckler, Robert G. McDonald, Charles R. Moore: TRIPS: A polymorphous architecture for exploiting ILP, TLP, and DLP. TACO 1(1): 62-93 (2004)
2003
10EEPremkishore Shivakumar, Stephen W. Keckler, Charles R. Moore, Doug Burger: Exploiting Microarchitectural Redundancy For Defect Tolerance. ICCD 2003: 481-488
9EEKarthikeyan Sankaralingam, Ramadass Nagarajan, Haiming Liu, Changkyu Kim, Jaehyuk Huh, Doug Burger, Stephen W. Keckler, Charles R. Moore: Exploiting ILP, TLP and DLP with the Polymorphous TRIPS Architecture. ISCA 2003: 422-433
8EEKarthik Natarajan, Heather Hanson, Stephen W. Keckler, Charles R. Moore, Doug Burger: Microprocessor pipeline energy analysis. ISLPED 2003: 282-287
7EESimha Sethumadhavan, Rajagopalan Desikan, Doug Burger, Charles R. Moore, Stephen W. Keckler: Scalable Hardware Memory Disambiguation for High ILP Processors. MICRO 2003: 399-410
6EECharles R. Moore: Managing the Transition from Complexity to Elegance: Knowing When You Have a Problem. IEEE Micro 23(5): 88, 86-87 (2003)
5EEKarthikeyan Sankaralingam, Ramadass Nagarajan, Haiming Liu, Changkyu Kim, Jaehyuk Huh, Doug Burger, Stephen W. Keckler, Charles R. Moore: Exploiting ILP, TLP, and DLP with the Polymorphous TRIPS Architecture. IEEE Micro 23(6): 46-51 (2003)
4EECharles R. Moore, Kevin W. Rudd, Ruby B. Lee, Pradip Bose: Guest Editors' Introduction: Micro's Top Picks from Microarchitecture Conferences. IEEE Micro 23(6): 8-10 (2003)
1994
3 Charles R. Moore, Russell C. Stanphill: The PowerPC Alliance. Commun. ACM 37(6): 25-27 (1994)
2 Michael T. Vaden, Lawrence J. Merkel, Charles R. Moore, Terence M. Potter, Robert James Reese: Design considerations for the PowerPC 601 microprocessor. IBM Journal of Research and Development 38(5): 605-620 (1994)
1992
1 Charles R. Moore, D. M. Balser, J. S. Muhich, R. E. East: IBM Single Chip RISC Processor (RSC). ICCD 1992: 200-204

Coauthor Index

1D. M. Balser [1]
2Pradip Bose [4]
3Doug Burger [5] [7] [8] [9] [10] [11] [12] [14]
4James H. Burrill [14]
5Michael Dahlin [14]
6Rajagopalan Desikan [7] [12]
7R. E. East [1]
8Heather Hanson [8]
9Jaehyuk Huh [5] [9] [11]
10Lizy Kurian John (Lizy K. John) [14]
11Stephen W. Keckler [5] [7] [8] [9] [10] [11] [12] [14]
12Changkyu Kim [5] [9] [11]
13Ruby B. Lee [4]
14Calvin Lin [14]
15Haiming Liu [5] [9] [11]
16Robert G. McDonald [11] [14]
17Kathryn S. McKinley [14]
18Lawrence J. Merkel [2]
19J. S. Muhich [1]
20Ramadass Nagarajan [5] [9] [11]
21Karthik Natarajan [8]
22Terence M. Potter [2]
23Nitya Ranganathan [11]
24Robert James Reese [2]
25Kevin W. Rudd [4]
26Karthikeyan Sankaralingam [5] [9] [11]
27Simha Sethumadhavan [7] [12]
28Premkishore Shivakumar [10]
29Russell C. Stanphill [3]
30Michael T. Vaden [2]
31William Yode [14]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)