dblp.uni-trier.dewww.uni-trier.de

Jaime H. Moreno

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2006
14EEJaime H. Moreno: Chip-level integration: the new frontier for microprocessor architecture. SPAA 2006: 328
2004
13EEVictor V. Zyuban, Sameh W. Asaad, Thomas W. Fox, Anne-Marie Haen, Daniel Littrell, Jaime H. Moreno: Design methodology for semi custom processor cores. ACM Great Lakes Symposium on VLSI 2004: 448-452
2003
12 Jaime H. Moreno, Praveen K. Murthy, Thomas M. Conte, Paolo Faraboschi: Proceedings of the International Conference on Compilers, Architectures and Synthesis for Embedded Systems, CASES 2003, San Jose, California, USA, October 30 - November 1, 2003 ACM 2003
11EEHillery C. Hunter, Jaime H. Moreno: A new look at exploiting data parallelism in embedded systems. CASES 2003: 159-169
10EEJude A. Rivers, Sameh W. Asaad, John-David Wellman, Jaime H. Moreno: Reducing instruction fetch energy with backwards branch control information and buffering. ISLPED 2003: 322-325
9EEJaime H. Moreno, Victor V. Zyuban, Uzi Shvadron, Fredy D. Neeser, Jeff H. Derby, Malcolm S. Ware, Krishnan Kailas, Ayal Zaks, Amir B. Geva, Shay Ben-David, Sameh W. Asaad, Thomas W. Fox, Daniel Littrell, Marina Biberstein, Dorit Naishlos, Hillery C. Hunter: An innovative low-power high-performance programmable signal processor for digital communications. IBM Journal of Research and Development 47(2-3): 299-326 (2003)
1999
8EEMayan Moudgill, P. Bose, Jaime H. Moreno: Validation of Turandot, a fast processor model for microarchitecture exploration. IPCCC 1999: 451-457
1997
7EEJaime H. Moreno, Mayan Moudgill: Scalable Instruction-Level Parallelism Through Tree-Instructions. International Conference on Supercomputing 1997: 1-11
6EEJaime H. Moreno, Mayan Moudgill, Kemal Ebcioglu, Erik R. Altman, C. Brian Hall, Rene Miranda, Shyh-Kwei Chen, Arkady Polyak: Simulation/evaluation environment for a VLIW processor architecture. IBM Journal of Research and Development 41(3): 287-302 (1997)
1993
5EETomás Lang, Jaime H. Moreno: Introduction. VLSI Signal Processing 5(1): 6 (1993)
1991
4EEJaime H. Moreno, Miguel E. Figueroa, Tomás Lang: Linear pseudosystolic array for partitioned matrix algorithms. VLSI Signal Processing 3(3): 201-214 (1991)
1990
3 Jaime H. Moreno, Tomás Lang: Matric Computations on Systolic-Type Meshes. IEEE Computer 23(4): 32-51 (1990)
1988
2 Jaime H. Moreno, Tomás Lang: Graph-based Partitioning of Matrix Algorithms for Systolic Arrays: Application to Transitive Closure. ICPP (1) 1988: 28-31
1986
1 Jaime H. Moreno, Tomás Lang: Replication and Pipelining in Multiple-Instance Algorithms. ICPP 1986: 285-292

Coauthor Index

1Erik R. Altman [6]
2Sameh W. Asaad [9] [10] [13]
3Shay Ben-David [9]
4Marina Biberstein [9]
5P. Bose [8]
6Shyh-Kwei Chen [6]
7Thomas M. Conte [12]
8Jeff H. Derby [9]
9Kemal Ebcioglu [6]
10Paolo Faraboschi [12]
11Miguel E. Figueroa [4]
12Thomas W. Fox [9] [13]
13Amir B. Geva [9]
14Anne-Marie Haen [13]
15C. Brian Hall [6]
16Hillery C. Hunter [9] [11]
17Krishnan Kailas [9]
18Tomás Lang [1] [2] [3] [4] [5]
19Daniel Littrell [9] [13]
20Rene Miranda [6]
21Mayan Moudgill [6] [7] [8]
22Praveen K. Murthy [12]
23Dorit Naishlos [9]
24Fredy D. Neeser [9]
25Arkady Polyak [6]
26Jude A. Rivers [10]
27Uzi Shvadron [9]
28Malcolm S. Ware [9]
29John-David Wellman [10]
30Ayal Zaks [9]
31Victor V. Zyuban [9] [13]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)