2004 |
5 | EE | Victor V. Zyuban,
Sameh W. Asaad,
Thomas W. Fox,
Anne-Marie Haen,
Daniel Littrell,
Jaime H. Moreno:
Design methodology for semi custom processor cores.
ACM Great Lakes Symposium on VLSI 2004: 448-452 |
2003 |
4 | EE | Jude A. Rivers,
Sameh W. Asaad,
John-David Wellman,
Jaime H. Moreno:
Reducing instruction fetch energy with backwards branch control information and buffering.
ISLPED 2003: 322-325 |
3 | EE | Jaime H. Moreno,
Victor V. Zyuban,
Uzi Shvadron,
Fredy D. Neeser,
Jeff H. Derby,
Malcolm S. Ware,
Krishnan Kailas,
Ayal Zaks,
Amir B. Geva,
Shay Ben-David,
Sameh W. Asaad,
Thomas W. Fox,
Daniel Littrell,
Marina Biberstein,
Dorit Naishlos,
Hillery C. Hunter:
An innovative low-power high-performance programmable signal processor for digital communications.
IBM Journal of Research and Development 47(2-3): 299-326 (2003) |
1998 |
2 | EE | Sameh W. Asaad,
Kevin W. Warren:
Speed Optimization of the ALR Circuit Using an FPGA with Embedded RAM: A Design Experience.
FPL 1998: 278-287 |
1 | EE | Stephen V. Kosonocky,
Arthur A. Bright,
Kevin W. Warren,
Ruud A. Haring,
Steve Klepner,
Sameh W. Asaad,
S. Basavaiah,
Bob Havreluk,
David F. Heidel,
Michael Immediato,
Keith A. Jenkins,
Rajiv V. Joshi,
Ben Parker,
T. V. Rajeevakumar,
Kevin G. Stawiasz:
Designing a Testable System on a Chip.
VTS 1998: 2-7 |