2009 |
31 | EE | Jinyu Tian,
Yan Lin:
Research on the Electric Power Enterprise Performance Evaluation Based on Symbiosis Theory.
WKDD 2009: 64-67 |
30 | EE | Jinyu Tian,
Yan Lin:
Short-Term Electricity Price Forecasting Based on Rough Sets and Improved SVM.
WKDD 2009: 68-71 |
2008 |
29 | EE | Lerong Cheng,
Yan Lin,
Lei He:
Trace-based framework for concurrent development of process and FPGA architecture considering process variation and reliability.
FPGA 2008: 159-168 |
28 | EE | Yu Hu,
Yan Lin,
Lei He,
Tim Tuan:
Physical synthesis for FPGA interconnect power reduction by dual-Vdd budgeting and retiming.
ACM Trans. Design Autom. Electr. Syst. 13(2): (2008) |
27 | EE | Yan Lin,
Lei He,
Mike Hutton:
Stochastic Physical Synthesis Considering Prerouting Interconnect Uncertainty and Process Variation for FPGAs.
IEEE Trans. VLSI Syst. 16(2): 124-133 (2008) |
26 | EE | Ren Zhang,
Yan Lin,
Chun-Ting Zhang:
Greglist: a database listing potential G-quadruplex regulated genes.
Nucleic Acids Research 36(Database-Issue): 372-376 (2008) |
2007 |
25 | EE | Yan Lin,
Lei He:
Interactive presentation: Statistical dual-Vdd assignment for FPGA interconnect power reduction.
DATE 2007: 636-641 |
24 | EE | Yan Lin,
Lei He:
Stochastic physical synthesis for FPGAs with pre-routing interconnect uncertainty and process variation.
FPGA 2007: 80-88 |
23 | EE | Yan Lin,
Liu Qing:
A Logical Method of Formalization for Granular Computing.
GrC 2007: 22-27 |
22 | EE | Yan Lin,
Lei He:
Device and architecture concurrent optimization for FPGA transient soft error rate.
ICCAD 2007: 194-198 |
21 | EE | Fei Li,
Yan Lin,
Lei He:
Field Programmability of Supply Voltages for FPGA Power Reduction.
IEEE Trans. on CAD of Integrated Circuits and Systems 26(4): 752-764 (2007) |
20 | EE | Lerong Cheng,
Fei Li,
Yan Lin,
Phoebe Wong,
Lei He:
Device and Architecture Cooptimization for FPGA Power Reduction.
IEEE Trans. on CAD of Integrated Circuits and Systems 26(7): 1211-1221 (2007) |
2006 |
19 | EE | Yu Hu,
Yan Lin,
Lei He,
Tim Tuan:
Simultaneous time slack budgeting and retiming for dual-Vdd FPGA power reduction.
DAC 2006: 478-483 |
18 | EE | Mike Hutton,
Yan Lin,
Lei He:
Placement and Timing for FPGAs Considering Variations.
FPL 2006: 1-7 |
17 | EE | Yan Lin,
Yu Hu,
Lei He,
Vijay Raghunat:
An efficient chip-level time slack allocation algorithm for Dual-Vdd FPGA power reduction.
ISLPED 2006: 168-173 |
16 | EE | Yan Lin,
Lei He:
Dual-Vdd Interconnect With Chip-Level Time Slack Allocation for FPGA Power Reduction.
IEEE Trans. on CAD of Integrated Circuits and Systems 25(10): 2023-2034 (2006) |
2005 |
15 | EE | Qiang Li,
Yan Lin,
Kun Liu,
Jiubin Ju:
Constructing Correlations in Attack Connection Chains Using Active Perturbation.
AAIM 2005: 252-260 |
14 | EE | Yan Lin,
Fei Li,
Lei He:
Routing track duplication with fine-grained power-gating for FPGA interconnect power reduction.
ASP-DAC 2005: 645-650 |
13 | EE | Yan Lin,
Lei He:
Leakage efficient chip-level dual-Vdd assignment with time slack allocation for FPGA power reduction.
DAC 2005: 720-725 |
12 | EE | Lerong Cheng,
Phoebe Wong,
Fei Li,
Yan Lin,
Lei He:
Device and architecture co-optimization for FPGA power reduction.
DAC 2005: 915-920 |
11 | EE | Yan Lin,
Fei Li,
Lei He:
Power modeling and architecture evaluation for FPGA with novel circuits for Vdd programmability.
FPGA 2005: 199-207 |
10 | | Ho-Yan Wong,
Lerong Cheng,
Yan Lin,
Lei He:
FPGA device and architecture evaluation considering process variations.
ICCAD 2005: 19-24 |
9 | EE | Yan Lin,
Fei Li,
Lei He:
Circuits and architectures for field programmable gate array with configurable supply voltage.
IEEE Trans. VLSI Syst. 13(9): 1035-1047 (2005) |
2004 |
8 | EE | Fei Li,
Yan Lin,
Lei He:
FPGA power reduction using configurable dual-Vdd.
DAC 2004: 735-740 |
7 | EE | Fei Li,
Yan Lin,
Lei He,
Jason Cong:
Low-power FPGA using pre-defined dual-Vdd/dual-Vt fabrics.
FPGA 2004: 42-50 |
6 | EE | Fei Li,
Yan Lin,
Lei He:
Vdd programmability to reduce FPGA interconnect power.
ICCAD 2004: 760-765 |
2003 |
5 | | Xiangui Kang,
Jiwu Huang,
Yun Q. Shi,
Yan Lin:
A DWT-DFT composite watermarking scheme robust to both affine transform and JPEG compression.
IEEE Trans. Circuits Syst. Video Techn. 13(8): 776-786 (2003) |
1999 |
4 | | Anna Scaglione,
Yan Lin,
Georgios B. Giannakis:
Block redundant constant modulus algorithm for channel-irrespective blind identifiability.
NSIP 1999: 694-698 |
3 | | Yan Lin,
Marek J. Druzdzel:
Relevance-Based Incremental Belief Updating in Bayesian Networks.
IJPRAI 13(2): 285-295 (1999) |
1998 |
2 | | Yan Lin,
Marek J. Druzdzel:
Relevance-Based Sequential Evidence Processing in Bayesian Networks.
FLAIRS Conference 1998: 446-450 |
1997 |
1 | EE | Yan Lin,
Marek J. Druzdzel:
Computational Advantages of Relevance Reasoning in Bayesian Belief Networks.
UAI 1997: 342-350 |