dblp.uni-trier.dewww.uni-trier.de

Yan Lin

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2009
31EEJinyu Tian, Yan Lin: Research on the Electric Power Enterprise Performance Evaluation Based on Symbiosis Theory. WKDD 2009: 64-67
30EEJinyu Tian, Yan Lin: Short-Term Electricity Price Forecasting Based on Rough Sets and Improved SVM. WKDD 2009: 68-71
2008
29EELerong Cheng, Yan Lin, Lei He: Trace-based framework for concurrent development of process and FPGA architecture considering process variation and reliability. FPGA 2008: 159-168
28EEYu Hu, Yan Lin, Lei He, Tim Tuan: Physical synthesis for FPGA interconnect power reduction by dual-Vdd budgeting and retiming. ACM Trans. Design Autom. Electr. Syst. 13(2): (2008)
27EEYan Lin, Lei He, Mike Hutton: Stochastic Physical Synthesis Considering Prerouting Interconnect Uncertainty and Process Variation for FPGAs. IEEE Trans. VLSI Syst. 16(2): 124-133 (2008)
26EERen Zhang, Yan Lin, Chun-Ting Zhang: Greglist: a database listing potential G-quadruplex regulated genes. Nucleic Acids Research 36(Database-Issue): 372-376 (2008)
2007
25EEYan Lin, Lei He: Interactive presentation: Statistical dual-Vdd assignment for FPGA interconnect power reduction. DATE 2007: 636-641
24EEYan Lin, Lei He: Stochastic physical synthesis for FPGAs with pre-routing interconnect uncertainty and process variation. FPGA 2007: 80-88
23EEYan Lin, Liu Qing: A Logical Method of Formalization for Granular Computing. GrC 2007: 22-27
22EEYan Lin, Lei He: Device and architecture concurrent optimization for FPGA transient soft error rate. ICCAD 2007: 194-198
21EEFei Li, Yan Lin, Lei He: Field Programmability of Supply Voltages for FPGA Power Reduction. IEEE Trans. on CAD of Integrated Circuits and Systems 26(4): 752-764 (2007)
20EELerong Cheng, Fei Li, Yan Lin, Phoebe Wong, Lei He: Device and Architecture Cooptimization for FPGA Power Reduction. IEEE Trans. on CAD of Integrated Circuits and Systems 26(7): 1211-1221 (2007)
2006
19EEYu Hu, Yan Lin, Lei He, Tim Tuan: Simultaneous time slack budgeting and retiming for dual-Vdd FPGA power reduction. DAC 2006: 478-483
18EEMike Hutton, Yan Lin, Lei He: Placement and Timing for FPGAs Considering Variations. FPL 2006: 1-7
17EEYan Lin, Yu Hu, Lei He, Vijay Raghunat: An efficient chip-level time slack allocation algorithm for Dual-Vdd FPGA power reduction. ISLPED 2006: 168-173
16EEYan Lin, Lei He: Dual-Vdd Interconnect With Chip-Level Time Slack Allocation for FPGA Power Reduction. IEEE Trans. on CAD of Integrated Circuits and Systems 25(10): 2023-2034 (2006)
2005
15EEQiang Li, Yan Lin, Kun Liu, Jiubin Ju: Constructing Correlations in Attack Connection Chains Using Active Perturbation. AAIM 2005: 252-260
14EEYan Lin, Fei Li, Lei He: Routing track duplication with fine-grained power-gating for FPGA interconnect power reduction. ASP-DAC 2005: 645-650
13EEYan Lin, Lei He: Leakage efficient chip-level dual-Vdd assignment with time slack allocation for FPGA power reduction. DAC 2005: 720-725
12EELerong Cheng, Phoebe Wong, Fei Li, Yan Lin, Lei He: Device and architecture co-optimization for FPGA power reduction. DAC 2005: 915-920
11EEYan Lin, Fei Li, Lei He: Power modeling and architecture evaluation for FPGA with novel circuits for Vdd programmability. FPGA 2005: 199-207
10 Ho-Yan Wong, Lerong Cheng, Yan Lin, Lei He: FPGA device and architecture evaluation considering process variations. ICCAD 2005: 19-24
9EEYan Lin, Fei Li, Lei He: Circuits and architectures for field programmable gate array with configurable supply voltage. IEEE Trans. VLSI Syst. 13(9): 1035-1047 (2005)
2004
8EEFei Li, Yan Lin, Lei He: FPGA power reduction using configurable dual-Vdd. DAC 2004: 735-740
7EEFei Li, Yan Lin, Lei He, Jason Cong: Low-power FPGA using pre-defined dual-Vdd/dual-Vt fabrics. FPGA 2004: 42-50
6EEFei Li, Yan Lin, Lei He: Vdd programmability to reduce FPGA interconnect power. ICCAD 2004: 760-765
2003
5 Xiangui Kang, Jiwu Huang, Yun Q. Shi, Yan Lin: A DWT-DFT composite watermarking scheme robust to both affine transform and JPEG compression. IEEE Trans. Circuits Syst. Video Techn. 13(8): 776-786 (2003)
1999
4 Anna Scaglione, Yan Lin, Georgios B. Giannakis: Block redundant constant modulus algorithm for channel-irrespective blind identifiability. NSIP 1999: 694-698
3 Yan Lin, Marek J. Druzdzel: Relevance-Based Incremental Belief Updating in Bayesian Networks. IJPRAI 13(2): 285-295 (1999)
1998
2 Yan Lin, Marek J. Druzdzel: Relevance-Based Sequential Evidence Processing in Bayesian Networks. FLAIRS Conference 1998: 446-450
1997
1EEYan Lin, Marek J. Druzdzel: Computational Advantages of Relevance Reasoning in Bayesian Belief Networks. UAI 1997: 342-350

Coauthor Index

1Lerong Cheng [10] [12] [20] [29]
2Jason Cong [7]
3Marek J. Druzdzel [1] [2] [3]
4Georgios B. Giannakis [4]
5Lei He [6] [7] [8] [9] [10] [11] [12] [13] [14] [16] [17] [18] [19] [20] [21] [22] [24] [25] [27] [28] [29]
6Yu Hu [17] [19] [28]
7Jiwu Huang [5]
8Michael Hutton (Michael D. Hutton, Mike Hutton) [18] [27]
9Jiubin Ju [15]
10Xiangui Kang [5]
11Fei Li [6] [7] [8] [9] [11] [12] [14] [20] [21]
12Qiang Li [15]
13Kun Liu [15]
14Liu Qing [23]
15Vijay Raghunat [17]
16Anna Scaglione [4]
17Yun Q. Shi (Yun-Qing Shi) [5]
18Jinyu Tian [30] [31]
19Tim Tuan [19] [28]
20Ho-Yan Wong [10]
21Phoebe Wong [12] [20]
22Chun-Ting Zhang [26]
23Ren Zhang [26]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)