2007 |
11 | EE | Takeshi Kumaki,
Tetsushi Koide,
Hans Jürgen Mattausch,
Yasuto Kuroda,
Hideyuki Noda,
Katsumi Dosaka,
Kazutami Arimoto,
Kazunori Saito:
Efficient Vertical/Horizontal-Space 1D-DCT Processing Based on Massive-Parallel Matrix-Processing Engine.
ISCAS 2007: 525-528 |
10 | EE | Hiroki Shimano,
Fukashi Morishita,
Katsumi Dosaka,
Kazutami Arimoto:
A Voltage Scalable Advanced DFM RAM with Accelerated Screening for Low Power SoC Platform.
IEICE Transactions 90-C(10): 1927-1935 (2007) |
9 | EE | Fukashi Morishita,
Hideyuki Noda,
Isamu Hayashi,
Takayuki Gyohten,
Mako Okamoto,
Takashi Ipposhi,
Shigeto Maegawa,
Katsumi Dosaka,
Kazutami Arimoto:
A Capacitorless Twin-Transistor Random Access Memory (TTRAM) on SOI.
IEICE Transactions 90-C(4): 765-771 (2007) |
8 | EE | Takeshi Kumaki,
Yasuto Kuroda,
Masakatsu Ishizaki,
Tetsushi Koide,
Hans Jürgen Mattausch,
Hideyuki Noda,
Katsumi Dosaka,
Kazutami Arimoto,
Kazunori Saito:
Real-Time Huffman Encoder with Pipelined CAM-Based Data Path and Code-Word-Table Optimizer.
IEICE Transactions 90-D(1): 334-345 (2007) |
7 | EE | Takeshi Kumaki,
Masakatsu Ishizaki,
Tetsushi Koide,
Hans Jürgen Mattausch,
Yasuto Kuroda,
Hideyuki Noda,
Katsumi Dosaka,
Kazutami Arimoto,
Kazunori Saito:
Acceleration of DCT Processing with Massive-Parallel Memory-Embedded SIMD Matrix Processor.
IEICE Transactions 90-D(8): 1312-1315 (2007) |
2006 |
6 | EE | Takayuki Gyohten,
Fukashi Morishita,
Isamu Hayashi,
Mako Okamoto,
Hideyuki Noda,
Katsumi Dosaka,
Kazutami Arimoto,
Yasutaka Horiba:
An On-Chip Supply-Voltage Control System Considering PVT Variations for Worst-Caseless Lower Voltage SoC Design.
IEICE Transactions 89-C(11): 1519-1525 (2006) |
5 | EE | Hideyuki Noda,
Katsumi Dosaka,
Hans Jürgen Mattausch,
Tetsushi Koide,
Fukashi Morishita,
Kazutami Arimoto:
A Reliability-Enhanced TCAM Architecture with Associated Embedded DRAM and ECC.
IEICE Transactions 89-C(11): 1612-1619 (2006) |
2005 |
4 | EE | Takeshi Kumaki,
Yasuto Kuroda,
Tetsushi Koide,
Hans Jürgen Mattausch,
Hideyuki Noda,
Katsumi Dosaka,
Kazutami Arimoto,
Kazunori Saito:
CAM-based VLSI architecture for Huffman coding with real-time optimization of the code word table [image coding example].
ISCAS (5) 2005: 5202-5205 |
3 | EE | Akira Yamazaki,
Fukashi Morishita,
Naoya Watanabe,
Teruhiko Amano,
Masaru Haraguchi,
Hideyuki Noda,
Atsushi Hachisuka,
Katsumi Dosaka,
Kazutami Arimoto,
Setsuo Wake,
Hideyuki Ozaki,
Tsutomu Yoshihara:
A Study of Sense-Voltage Margins in Low-Voltage-Operating Embedded DRAM Macros.
IEICE Transactions 88-C(10): 2020-2027 (2005) |
2 | EE | Hideyuki Noda,
Kazunari Inoue,
Hans Jürgen Mattausch,
Tetsushi Koide,
Katsumi Dosaka,
Kazutami Arimoto,
Kazuyasu Fujishima,
Kenji Anami,
Tsutomu Yoshihara:
Embedded Low-Power Dynamic TCAM Architecture with Transparently Scheduled Refresh.
IEICE Transactions 88-C(4): 622-629 (2005) |
2001 |
1 | | Yoshihiro Nagura,
Michael Mullins,
Anthony Sauvageau,
Yoshinoro Fujiwara,
Katsuya Furue,
Ryuji Ohmura,
Tatsunori Komoike,
Takenori Okitaka,
Tetsushi Tanizaki,
Katsumi Dosaka,
Kazutami Arimoto,
Yukiyoshi Koda,
Tetsuo Tada:
Test cost reduction by at-speed BISR for embedded DRAMs.
ITC 2001: 182-187 |