2008 |
22 | EE | Shih-Hao Ou,
Tay-Jyi Lin,
Xiang Sheng Deng,
Zhi Hong Zhuo,
Chih-Wei Liu:
Multithreaded coprocessor interface for multi-core multimedia SoC.
ASP-DAC 2008: 115-116 |
21 | EE | Yu-Ting Kuo,
Tay-Jyi Lin,
Wei-Han Chang,
Yueh-Tai Li,
Chih-Wei Liu,
Shuenn-Tsong Young:
Complexity-effective auditory compensation for digital hearing aids.
ISCAS 2008: 1472-1475 |
20 | EE | Shih-Hao Ou,
Yi Cho,
Tay-Jyi Lin,
Chih-Wei Liu:
Improving datapathutilization of programmable DSP with composite functional units.
ISCAS 2008: 3438-3441 |
19 | EE | Tay-Jyi Lin,
Shin-Kai Chen,
Yu-Ting Kuo,
Chih-Wei Liu,
Pi-Chen Hsiao:
Design and Implementation of a High-Performance and Complexity-Effective VLIW DSP for Multimedia Applications.
Signal Processing Systems 51(3): 209-223 (2008) |
2007 |
18 | EE | Li-Chun Lin,
Shih-Hao Ou,
Tay-Jyi Lin,
Siang-Den Deng,
Chih-Wei Liu:
Single-Issue 1500MIPS Embedded DSP with Ultra Compact Codes.
ASP-DAC 2007: 110-111 |
17 | EE | Pi-Chen Hsiao,
Tay-Jyi Lin,
Chih-Wei Liu,
Chein-Wei Jen:
Latency-Tolerant Virtual Cluster Architecture for VLIW DSP.
ISCAS 2007: 3506-3509 |
16 | EE | Shin-Kai Chen,
Bing-Shiun Wang,
Tay-Jyi Lin,
Chih-Wei Liu:
Rapid C to FPGA Prototyping with Multithreaded Emulation Engine.
ISCAS 2007: 409-412 |
15 | EE | Chih-Wei Liu,
Chung-Chin Lu:
A View of Gaussian Elimination Applied to Early Stopped Berklekamp-Massey Algorithm.
IEEE Transactions on Communications 55(5): 1089-1089 (2007) |
14 | EE | Chih-Wei Liu,
Chung-Chin Lu:
A View of Gaussian Elimination Applied to Early-Stopped Berlekamp-Massey Algorithm.
IEEE Transactions on Communications 55(6): 1131-1143 (2007) |
13 | EE | Yen-Chin Liao,
Chien-Ching Lin,
Hsie-Chia Chang,
Chih-Wei Liu:
Self-Compensation Technique for Simplified Belief-Propagation Algorithm.
IEEE Transactions on Signal Processing 55(6-2): 3061-3072 (2007) |
2006 |
12 | EE | Shih-Hao Ou,
Tay-Jyi Lin,
Chao-Wei Huang,
Yu-Ting Kuo,
Chie-Min Chao,
Chih-Wei Liu,
Chein-Wei Jen:
A 52mW 1200MIPS compact DSP for multi-core media SoC.
ASP-DAC 2006: 118-119 |
11 | EE | Cheng-Fa Tsai,
Chih-Wei Liu:
KIDBSCAN: A New Efficient Data Clustering Algorithm.
ICAISC 2006: 702-711 |
10 | EE | Yu-Ting Kuo,
Tay-Jyi Lin,
Yi Cho,
Chih-Wei Liu,
Chein-Wei Jen:
Programmable FIR filter with adder-based computing engine.
ISCAS 2006 |
9 | EE | Tay-Jyi Lin,
Hung-Yueh Lin,
Chie-Min Chao,
Chih-Wei Liu,
Chih-Wei Jen:
A Compact DSP Core with Static Floating-Point Arithmetic.
VLSI Signal Processing 42(2): 127-138 (2006) |
2005 |
8 | EE | Tay-Jyi Lin,
Chie-Min Chao,
Chia-Hsien Liu,
Pi-Chen Hsiao,
Shin-Kai Chen,
Li-Chun Lin,
Chih-Wei Liu,
Chein-Wei Jen:
A unified processor architecture for RISC & VLIW DSP.
ACM Great Lakes Symposium on VLSI 2005: 50-55 |
7 | EE | Yu-Ting Kuo,
Tay-Jyi Lin,
Chih-Wei Liu,
Chein-Wei Jen:
Architecture for area-efficient 2-D transform in H.264/AVC.
ICME 2005: 1126-1129 |
6 | EE | Wei-Sheng Huang,
Tay-Jyi Lin,
Shih-Hao Ou,
Chih-Wei Liu,
Chein-Wei Jen:
Pipelining technique for energy-aware datapaths.
ISCAS (2) 2005: 1218-1221 |
5 | EE | Chia-Hsien Liu,
Tay-Jyi Lin,
Chie-Min Chao,
Pi-Chen Hsiao,
Li-Chun Lin,
Shin-Kai Chen,
Chao-Wei Huang,
Chih-Wei Liu,
Chein-Wei Jen:
Hierarchical instruction encoding for VLIW digital signal processors.
ISCAS (4) 2005: 3503-3506 |
2004 |
4 | EE | Tay-Jyi Lin,
Hung-Yueh Lin,
Chie-Min Chao,
Chih-Wei Liu,
Chein-Wei Jen:
A compact DSP core with static floating-point unit & its microcode generation.
ACM Great Lakes Symposium on VLSI 2004: 57-60 |
3 | | Hung-Yueh Lin,
Tay-Jyi Lin,
Chie-Min Chao,
Yen-Chin Liao,
Chih-Wei Liu,
Chein-Wei Jen:
Static floating-point unit with implicit exponent tracking for embedded DSP.
ISCAS (2) 2004: 821-824 |
2000 |
2 | | Yung-Chung Wang,
Chih-Wei Liu,
Chung-Chin Lu:
Loss behavior in space priority queue with batch Markovian arrival process - discrete-time case.
Perform. Eval. 41(4): 269-293 (2000) |
1999 |
1 | | Chih-Wei Liu,
Kuo-Tai Huang,
Chung-Chin Lu:
A Systolic Array Implementation of the Feng-Rao Algorithm.
IEEE Trans. Computers 48(7): 690-706 (1999) |