| 2009 |
| 9 | EE | Jithendra Srinivas,
Madhusudan Rao,
Sukumar Jairam,
H. Udayakumar,
Jagdish C. Rao:
Clock gating effectiveness metrics: Applications to power optimization.
ISQED 2009: 482-487 |
| 2008 |
| 8 | EE | Sukumar Jairam,
Madhusudan Rao,
Jithendra Srinivas,
Parimala Vishwanath,
H. Udayakumar,
Jagdish C. Rao:
Clock gating for power optimization in ASIC design cycle theory & practice.
ISLPED 2008: 307-308 |
| 7 | EE | Sukumar Jairam,
S. M. Stalin,
Jean-Yves Oberle,
H. Udayakumar:
An SSO Based Methodology for EM Emission Estimation from SoCs.
ISQED 2008: 297-300 |
| 6 | EE | Santhosh Coimbatore Vaidyanathan,
Amit Mangesh Brahme,
Sukumar Jairam:
Techniques for Early Package Closure in System-in-Packages.
ISQED 2008: 608-613 |
| 5 | EE | Sukumar Jairam,
Navakanta Bhat:
GyroCompiler: A Soft IP Model Synthesis and Analysis Framework for Design of MEMS Based Gyroscopes.
VLSI Design 2008: 589-594 |
| 2007 |
| 4 | EE | Sankar P. Debnath,
Ganesh P. Kumar,
Sukumar Jairam:
Calibration Based Methods for Substrate Modeling and Noise Analysis for Mixed-Signal SoCsc.
VLSI Design 2007: 887-892 |
| 2006 |
| 3 | EE | Snehashis Roy,
Sukumar Jairam,
H. Udayakumar:
A Methodology for Switching Activity Based IO Powerpad Optimisation.
VLSI Design 2006: 794-797 |
| 2005 |
| 2 | EE | Sankar P. Debnath,
Sukumar Jairam,
H. Udayakumar:
A Methodology for Fast Vector Based Power Supply and Substrate Noise Analyses.
VLSI Design 2005: 808-811 |
| 2004 |
| 1 | EE | Sukumar Jairam,
C. Venkatesh,
Navakanta Bhat,
Shyam Singh,
Rudra Pratap:
A Quasi Static Model for a Simply Supported Beam in a Circuit Simulation Framework.
VLSI Design 2004: 642-645 |