dblp.uni-trier.dewww.uni-trier.de

Sarma Sastry

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

1993
15 Amitava Majumdar, Sarma Sastry: Statistical Analysis of Controllability. VLSI Design 1993: 55-60
14EEAmitava Majumdar, Sarma Sastry: Probabilistic characterization of controllability in general homogeneous circuits. Computer-Aided Design 25(2): 76-93 (1993)
1992
13EEAmitava Majumdar, Sarma Sastry: On the Distribution of Fault Coverage and Test length in Random Testing of Combinational Circuits. DAC 1992: 341-346
12EEYung-Te Lai, Sarma Sastry: Edge-Valued Binary Decision Diagrams for Multi-Level Hierarchical Verification. DAC 1992: 608-613
11 Yung-Te Lai, Sarma Sastry, Massoud Pedram: Boolean Matching Using Binary Decision Diagrams with Applications to Logic Synthesis and Verification. ICCD 1992: 452-458
1991
10EESarma Sastry, Amitava Majumdar: A Branching Process Model for Observability Analysis of Combinational Circuits. DAC 1991: 452-457
9EEKing C. Ho, Sarma Sastry: Flexible Transistor Matrix (FTM). DAC 1991: 475-480
8EESarma Sastry, Jen-I Pi: Estimating the minimum of partitioning and floorplanning problems. IEEE Trans. on CAD of Integrated Circuits and Systems 10(2): 273-282 (1991)
7EESarma Sastry, Amitava Majumdar: Test efficiency analysis of random self-test of sequential circuits. IEEE Trans. on CAD of Integrated Circuits and Systems 10(3): 390-398 (1991)
1989
6EESarma Sastry, Jen-I Pi: An Investigation into Statistical Properties of Partitioning and Floorplanning Problems. DAC 1989: 382-387
5 C. P. Ravikumar, Sarma Sastry: Parallel Placement on Hypercube Architecture. ICPP (3) 1989: 97-101
1988
4EEC. P. Ravi Kumar, Sarma Sastry: Parallel Placement on Reduced Array Architecture. DAC 1988: 121-127
3EESarma Sastry, Melvin A. Breuer: Detectability of CMOS stuck-open faults using random and pseudorandom test sequences. IEEE Trans. on CAD of Integrated Circuits and Systems 7(9): 933-946 (1988)
1987
2 Viktor K. Prasanna, Sarma Sastry: A General Purpose VLSI Array for Efficient Signal and Image Processsing. ICPP 1987: 917-920
1986
1EESarma Sastry, Alice C. Parker: Stochastic Models for Wireability Analysis of Gate Arrays. IEEE Trans. on CAD of Integrated Circuits and Systems 5(1): 52-65 (1986)

Coauthor Index

1Melvin A. Breuer [3]
2King C. Ho [9]
3C. P. Ravi Kumar [4]
4Yung-Te Lai [11] [12]
5Amitava Majumdar [7] [10] [13] [14] [15]
6Alice C. Parker [1]
7Massoud Pedram [11]
8Jen-I Pi [6] [8]
9Viktor K. Prasanna (V. K. Prasanna Kumar) [2]
10C. P. Ravikumar [5]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)