dblp.uni-trier.dewww.uni-trier.de

Nadia Nedjah

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo
Home Page

2009
100 Nadia Nedjah, Luiza de Macedo Mourelle, Janusz Kacprzyk, Felipe Maia Galvão França, Alberto Ferreira de Souza: Intelligent Text Categorization and Clustering Springer 2009
99 Nadia Nedjah, Luiza de Macedo Mourelle, Janusz Kacprzyk: Innovative Applications in Data Mining Springer 2009
98EELech Józwiak, Nadia Nedjah: Modern Architectures for Embedded Reconfigurable Systems - a Survey. Journal of Circuits, Systems, and Computers 18(2): 209-254 (2009)
97EENadia Nedjah, Luiza de Macedo Mourelle: A Hardware/Software Co-Design versus Hardware-only Implementation of Modular Exponentiation Using the Sliding-Window Method. Journal of Circuits, Systems, and Computers 18(2): 295-310 (2009)
96EENadia Nedjah, Luiza de Macedo Mourelle: Neural networks in intelligent systems design. Neurocomputing 72(10-12): 2153 (2009)
2008
95EENadia Nedjah, Rodrigo Martins da Silva, Luiza de Macedo Mourelle, Marcus Vinicius Carvalho da Silva: Reconfigurable MAC-Based Architecture for Parallel Hardware Implementation on FPGAs of Artificial Neural Networks. ICANN (2) 2008: 169-178
94EEMarcos Paulo Mello Araujo, Nadia Nedjah, Luiza de Macedo Mourelle: Optimised State Assignment for FSMs Using Quantum Inspired Evolutionary Algorithm. ICES 2008: 332-341
93EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Hardware for Modular Exponentiation using the Sliding-Window Method with Variable-Length Partitioning. ICYCS 2008: 1980-1985
92EEMarcos Paulo Mello Araujo, Nadia Nedjah, Luiza de Macedo Mourelle: Logic Synthesis for FSMs Using Quantum Inspired Evolution. IDEAL 2008: 32-39
91EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Public-Key Cryptographic Circuits. IEA/AIE 2008: 551-560
90 Nadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Optimization for Intelligent Systems Design. J. UCS 14(15): 2453-2455 (2008)
89 Marcos Paulo Mello Araujo, Nadia Nedjah, Luiza de Macedo Mourelle: Quantum-Inspired Evolutionary State Assignment for Synchronous Finite State Machines. J. UCS 14(15): 2532-2548 (2008)
2007
88 Nadia Nedjah, Luiza de Macedo Mourelle, Mario Neto Borges, Nival Nunesde Almeida: Intelligent Educational Machines: Methodologies and Experiences Springer 2007
87 Nadia Nedjah, Leandro dos Santos Coelho, Luiza de Macedo Mourelle: Mobile Robots: The Evolutionary Approach Springer 2007
86 Nadia Nedjah, Ajith Abraham, Luiza de Macedo Mourelle: Computational Intelligence in Information Assurance and Security Springer 2007
85EENadia Nedjah, Luiza de Macedo Mourelle: A Hardware/Software Co-design vs. Hardware Implementation of the Modular Exponentiation Using the Sliding-Window Method with Constant-Length Partitioning. DSD 2007: 116-123
84EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Design of Resilient Substitution Boxes: From Coding to Hardware Implementation. ICES 2007: 403-414
83EENadia Nedjah, Luiza de Macedo Mourelle: SoC-based implementation for modular exponentiation using evolutionary addition chains. IEEE Congress on Evolutionary Computation 2007: 3539-3546
82EENadia Nedjah, Luiza de Macedo Mourelle, Rodrigo Martins da Silva: Efficient Hardware for Modular Exponentiation Using the Sliding-Window Method. ITNG 2007: 17-24
81EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Hardware for Modular Exponentiation Using the Sliding-Window Method with Variable-Length Partitioning. SBAC-PAD 2007: 117-124
80EENadia Nedjah, Luiza de Macedo Mourelle: A System-on-Chip Implementation for Modular Exponentiation Using the Sliding-Window Method with Variable-Length Partitioning. SIES 2007: 186-193
79EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Regular Substitution Boxes. Computational Intelligence in Information Assurance and Security 2007: 79-88
78EELeandro dos Santos Coelho, Nadia Nedjah, Luiza de Macedo Mourelle: Differential Evolution Approach Using Chaotic Sequences Applied to Planning of Mobile Robot in a Static Environment with Obstacles. Mobile Robots 2007: 3-22
77EENadia Nedjah, Luiza de Macedo Mourelle: Embedded cryptographic hardware. Integration 40(1): 1-2 (2007)
76EENadia Nedjah, Luiza de Macedo Mourelle: Efficient and secure cryptographic systems based on addition chains: Hardware design vs. software/hardware co-design. Integration 40(1): 36-44 (2007)
75EENadia Nedjah, Luiza de Macedo Mourelle: Embedded cryptographic hardware. Journal of Systems Architecture 53(2-3): 69-71 (2007)
74EENadia Nedjah, Luiza de Macedo Mourelle: Fast hardware for modular exponentiation with efficient exponent pre-processing. Journal of Systems Architecture 53(2-3): 99-108 (2007)
73EENadia Nedjah, Ajith Abraham, Luiza de Macedo Mourelle: Hybrid artificial neural network. Neural Computing and Applications 16(3): 207-208 (2007)
72EENadia Nedjah, Luiza de Macedo Mourelle: Reconfigurable hardware for neural networks: binary versus stochastic. Neural Computing and Applications 16(3): 249-255 (2007)
71EENadia Nedjah, Luiza de Macedo Mourelle: Dedicated hardware architectures for intelligent systems. Neurocomputing 71(1-3): 1-2 (2007)
70EENadia Nedjah, Luiza de Macedo Mourelle: An efficient problem-independent hardware implementation of genetic algorithms. Neurocomputing 71(1-3): 88-94 (2007)
2006
69 Nadia Nedjah, Luiza de Macedo Mourelle, Ajith Abraham: Genetic Systems Programming: Theory and Experiences Springer 2006
68 Nadia Nedjah, Luiza de Macedo Mourelle, Enrique Alba: Parallel Evolutionary Computations Springer 2006
67 Nadia Nedjah, Luiza de Macedo Mourelle: Swarm Intelligent Systems Springer 2006
66EENadia Nedjah, Luiza de Macedo Mourelle: Four Hardware Implementations for the M-ary Modular Exponentiation. ITNG 2006: 210-215
65EENadia Nedjah, Luiza de Macedo Mourelle, Marco Paulo Cardoso: A Compact Piplined Hardware Implementation of the AES-128 Cipher. ITNG 2006: 216-221
64EENadia Nedjah, Luiza de Macedo Mourelle: A Versatile Pipelined Hardware Implementation for Encryption and Decryption Using Advanced Encryption Standard. VECPAR 2006: 249-259
63EEAjith Abraham, Nadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Computation: from Genetic Algorithms to Genetic Programming. Genetic Systems Programming 2006: 1-20
62EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Digital Circuit Design Using Genetic Programming. Genetic Systems Programming 2006: 147-171
61EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Pattern Matching Using Genetic Programming. Genetic Systems Programming 2006: 81-104
60EENadia Nedjah, Luiza de Macedo Mourelle: A Reconfigurable Parallel Hardware for Genetic Algorithms. Parallel Evolutionary Computations 2006: 59-69
59EENadia Nedjah, Luiza de Macedo Mourelle: Ant Colony Optimisation for Fast Modular Exponentiation using the Sliding Window Method. Swarm Intelligent Systems 2006: 133-147
58EENadia Nedjah, Luiza de Macedo Mourelle: Evolvable Hardware. J. UCS 12(4): 367-369 (2006)
57EENadia Nedjah, Luiza de Macedo Mourelle: Pareto-Optimal Hardware for Substitution Boxes. J. UCS 12(4): 395-407 (2006)
56EENadia Nedjah, Luiza de Macedo Mourelle: Complete Pattern Matching for DNA Computing. JIKM 5(4): 337-343 (2006)
2005
55 Nadia Nedjah, Luiza de Macedo Mourelle, Ajith Abraham, Mario Köppen: 5th International Conference on Hybrid Intelligent Systems (HIS 2005), 6.9 November 2005, Rio de Janeiro, Brazil IEEE Computer Society 2005
54EENadia Nedjah, Luiza de Macedo Mourelle: Massively Parallel Hardware Architecture for Genetic Algorithms. DSD 2005: 231-234
53EENadia Nedjah, Luiza de Macedo Mourelle: Pareto-Optimal Hardware for Digital Circuits Using SPEA. IEA/AIE 2005: 534-543
52EENadia Nedjah, Luiza de Macedo Mourelle: Hardware Architecture for Genetic Algorithms. IEA/AIE 2005: 554-556
51EELuiza de Macedo Mourelle, Nadia Nedjah: Reconfigurable Hardware for Addition Chains Based Modular Exponentiation. ITCC (1) 2005: 603-607
50EENadia Nedjah, Luiza de Macedo Mourelle: Pareto-Optimal Hardware for Substitution Boxes. ITCC (1) 2005: 614-619
49EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Pre-processing for Large Window-Based Modular Exponentiation Using Ant Colony. KES (4) 2005: 640-646
48EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Pre-Processing for Large Window-Based Modular Exponentiation Using Ant Colony. Informatica (Slovenia) 29(2): 155-162 (2005)
47EENadia Nedjah, Luiza de Macedo Mourelle: Multi-Objective CMOS-Targeted Evolutionary Hardware for Combinational Digital Circuits. Informatica (Slovenia) 29(3): 309-320 (2005)
46EENadia Nedjah, Luiza de Macedo Mourelle: Special Issue On Multi-Objective Evolution: Editorial. Int. J. Comput. Syst. Signal 6(1): 1-2 (2005)
45EENadia Nedjah, Luiza de Macedo Mourelle: Evolving Optimal Multi-Objective Hardware Using Strength Pareto Evolutionary Algorithms. Int. J. Comput. Syst. Signal 6(1): 37-47 (2005)
44EENadia Nedjah, Luiza de Macedo Mourelle: More efficient left-to-right matching for overlapping pattern. J. Discrete Algorithms 3(2-4): 230-247 (2005)
43EENadia Nedjah, Luiza de Macedo Mourelle: Software/Hardware Co-Design of Efficient and Secure Cryptographic Hardware. J. UCS 11(1): 66-82 (2005)
42EENadia Nedjah, Luiza de Macedo Mourelle: Secure Evolvable Hardware for Public-key Cryptosystems. New Generation Comput. 23(3): (2005)
2004
41EELuiza de Macedo Mourelle, Nadia Nedjah: Fast Reconfigurable Hardware for the M-ary Modular Exponentiation. DSD 2004: 516-523
40EELuiza de Macedo Mourelle, Nadia Nedjah: Hardware for Modular Exponentiation Suitable for Smart Cards. ICESS 2004: 196-202
39EENadia Nedjah, Luiza de Macedo Mourelle: Minimal Addition-Subtraction Chains with Ant Colony. ICONIP 2004: 1082-1087
38EENadia Nedjah, Luiza de Macedo Mourelle: Finding Minimal Addition Chains Using Ant Colony. IDEAL 2004: 642-647
37EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary RSA-Based Cryptographic Hardware Using the Co-Design Methodology. IEA/AIE 2004: 351-360
36EENadia Nedjah, Luiza de Macedo Mourelle: A Comparison of Two Circuit Representations for Evolutionary Digital Circuit Design. IEA/AIE 2004: 594-604
35EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary Time Scheduling. ITCC (2) 2004: 357-361
34EENadia Nedjah, Luiza de Macedo Mourelle: Multi-Objective Evolutionary Hardware for RSA-Based Cryptosystems. ITCC (2) 2004: 503-507
33EELuiza de Macedo Mourelle, Nadia Nedjah: Efficient Cryptographic Hardware Using the Co-Design Methodology. ITCC (2) 2004: 508-512
32EENadia Nedjah, Luiza de Macedo Mourelle: Evolutionary State Assignment for Synchronous Finite State Machines. International Conference on Computational Science 2004: 1289-1296
31EENadia Nedjah, Luiza de Macedo Mourelle: Complete Pattern Matching: Recursivity Versus Multi-threading. VECPAR 2004: 598-609
30EENadia Nedjah, Luiza de Macedo Mourelle: Towards Very Fast Modular Exponentiations Using Ant Colony. WSC 2004: 415-424
2003
29EENadia Nedjah, Luiza de Macedo Mourelle: More Efficient Left-to-Right Pattern Matching in Non-sequential Equational Programs. CPM 2003: 295-314
28EENadia Nedjah, Luiza de Macedo Mourelle: Stochastic Reconfigurable Hardware for Neural Networks. DSD 2003: 438-442
27EENadia Nedjah, Luiza de Macedo Mourelle: Evolvable Hardware Using Genetic Programming. IDEAL 2003: 321-328
26EENadia Nedjah, Luiza de Macedo Mourelle: Minimal Addition-Subtraction Sequences for Efficient Pre-processing in Large Window-Based Modular Exponentiation Using Genetic Algorithms. IDEAL 2003: 329-336
25EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Pattern Matching for Non-strongly Sequential Term Rewriting Systems. IEA/AIE 2003: 416-425
24EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Pre-processing for Large Window-Based Modular Exponentiation Using Genetic Algorithms. IEA/AIE 2003: 625-635
23EENadia Nedjah, Luiza de Macedo Mourelle: Fast Hardware of Booth-Barrett?s Modular Multiplication for Efficient Cryptosystems. ISCIS 2003: 27-34
22EENadia Nedjah, Luiza de Macedo Mourelle: Fast Less Recursive Hardware for Large Number Multiplication Using Karatsuba-Ofman's Algorithm. ISCIS 2003: 43-50
21EENadia Nedjah, Luiza de Macedo Mourelle: Reconfigurable Hardware Architecture for Compact and Efficient Stochastic Neuron. IWANN (2) 2003: 17-24
20EENadia Nedjah, Luiza de Macedo Mourelle: Three Hardware Implementations for the Binary Modular Exponentiation: Sequential, Parallel and Systolic. SBAC-PAD 2003: 246-253
19EENadia Nedjah, Luiza de Macedo Mourelle: FPGA-Based Hardware Architecture for Neural Networks: Binary Radix vs. Stochastic. SBCCI 2003: 111-
18EENadia Nedjah, Luiza de Macedo Mourelle: AST Pre-Processing For The Sliding Window Method Using Genetic Algorithms. Int. J. Comput. Syst. Signal 4(2): 11 (2003)
17EENadia Nedjah, Luiza de Macedo Mourelle: Fast reconfigurable systolic hardware for modular multiplication and exponentiation. Journal of Systems Architecture 49(7-9): 387-396 (2003)
2002
16EENadia Nedjah, Luiza de Macedo Mourelle: Minimal Addition-Subtraction Chains Using Genetic Algorithms. ADVIS 2002: 303-313
15EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Parallel Modular Exponentiation Algorithm. ADVIS 2002: 405-414
14EENadia Nedjah, Luiza de Macedo Mourelle: Reconfigurable Hardware Implementation of Montgomery Modular Multiplication and Parallel Binary Exponentiation. DSD 2002: 226-235
13EENadia Nedjah, Luiza de Macedo Mourelle: Optimal Adaptive Pattern Matching. IEA/AIE 2002: 768-779
12EENadia Nedjah, Luiza de Macedo Mourelle: Minimal Addition Chain for Efficient Modular Exponentiation Using Genetic Algorithms. IEA/AIE 2002: 88-98
11EENadia Nedjah, Luiza de Macedo Mourelle: Efficient Hardware Implementation of Modular Multiplication and Exponentiation for Public-Key Cryptography. VECPAR 2002: 451-463
10EENadia Nedjah, Luiza de Macedo Mourelle: Pattern Matching Code Minimization in Rewriting-Based Programming Languages. Int. J. Found. Comput. Sci. 13(6): 873-887 (2002)
9 Nadia Nedjah, Luiza de Macedo Mourelle: Efficient Concise Deterministic Pattern-Matching Automata for Ambiguous Patterns. SIGPLAN Notices 37(2): 57-67 (2002)
2001
8EENadia Nedjah, Luiza de Macedo Mourelle: Minimal Adaptive Pattern-Matching Automata for Efficient Term Rewriting. CIAA 2001: 221-233
7EENadia Nedjah, Luiza de Macedo Mourelle: Improving Space, Time, and Termination in Rewriting-Based Programming. IEA/AIE 2001: 880-890
6EENadia Nedjah, Luiza de Macedo Mourelle: How Many CLBs Does Your Circuit Need to be Implemented?. IEEE International Workshop on Rapid System Prototyping 2001: 174-181
2000
5EENadia Nedjah, Luiza de Macedo Mourelle: Dynamic deterministic pattern-matching. Electr. Notes Theor. Comput. Sci. 31: (2000)
1999
4 Nadia Nedjah, Colin D. Walter, Stephen E. Eldridge: Efficient Automata-Driven Pattern-Matching for Equational Programs. Softw., Pract. Exper. 29(9): 793-813 (1999)
1998
3 Nadia Nedjah: Postponing Redex Contractions in Equational Programs Fuji International Symposium on Functional and Logic Programming 1998: 40-60
2 Nadia Nedjah: Minimal Deterministic Left-to-Right Pattern-Matching Automata. SIGPLAN Notices 33(1): 40-47 (1998)
1997
1 Nadia Nedjah, Colin D. Walter, Stephen E. Eldridge: Optimal Left-to-Right Pattern-Matching Automata. ALP/HOA 1997: 273-286

Coauthor Index

1Ajith Abraham [55] [63] [69] [73] [86]
2Enrique Alba (Enrique Alba Torres) [68]
3Nival Nunesde Almeida [88]
4Marcos Paulo Mello Araujo [89] [92] [94]
5Mario Neto Borges [88]
6Marco Paulo Cardoso [65]
7Leandro dos Santos Coelho [78] [87]
8Stephen E. Eldridge [1] [4]
9Felipe Maia Galvão França (Felipe M. G. França) [100]
10Lech Józwiak [98]
11Janusz Kacprzyk [99] [100]
12Mario Köppen [55]
13Luiza de Macedo Mourelle [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22] [23] [24] [25] [26] [27] [28] [29] [30] [31] [32] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [50] [51] [52] [53] [54] [55] [56] [57] [58] [59] [60] [61] [62] [63] [64] [65] [66] [67] [68] [69] [70] [71] [72] [73] [74] [75] [76] [77] [78] [79] [80] [81] [82] [83] [84] [85] [86] [87] [88] [89] [90] [91] [92] [93] [94] [95] [96] [97] [99] [100]
14Marcus Vinicius Carvalho da Silva [95]
15Rodrigo Martins da Silva [82] [95]
16Alberto Ferreira de Souza [100]
17Colin D. Walter [1] [4]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)