2008 |
9 | EE | Tan Yan,
Martin D. F. Wong:
BSG-Route: a length-matching router for general topology.
ICCAD 2008: 499-505 |
2007 |
8 | EE | Tan Yan,
Shuting Li,
Yasuhiro Takashima,
H. Murata:
A Theoretical Study on Wire Length Estimation Algorithms for Placement with Opaque Blocks.
ASP-DAC 2007: 268-273 |
7 | EE | Hui Kong,
Tan Yan,
Martin D. F. Wong,
Muhammet Mustafa Ozdal:
Optimal bus sequencing for escape routing in dense PCBs.
ICCAD 2007: 390-395 |
6 | EE | Tan Yan,
Martin D. F. Wong:
Untangling twisted nets for bus routing.
ICCAD 2007: 396-400 |
2006 |
5 | EE | Tan Yan,
Qing Dong,
Yasuhiro Takashima,
Yoji Kajitani:
How does partitioning matter for 3D floorplanning?
ACM Great Lakes Symposium on VLSI 2006: 73-78 |
4 | EE | Tan Yan,
Hiroshi Murata:
Fast wire length estimation by net bundling for block placement.
ICCAD 2006: 172-178 |
3 | EE | Tan Yan,
Shigetoshi Nakatake,
Takashi Nojima:
Formulating the Empirical Strategies in Module Generation of Analog MOS Layout.
ISVLSI 2006: 44-49 |
2005 |
2 | EE | Tan Yan,
Haruna Murata:
A robust and correct computation for the curvilinear routing problem.
ISCAS (6) 2005: 5678-5681 |
2004 |
1 | EE | Jing Li,
Tan Yan,
Bo Yang,
Juebang Yu,
Chunhui Li:
A packing algorithm for non-manhattan hexagon/triangle placement design by using an adaptive o-tree representation.
DAC 2004: 646-651 |