dblp.uni-trier.dewww.uni-trier.de

Ivo Schanstra

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2004
7EEZaid Al-Ars, Martin Herzog, Ivo Schanstra, A. J. van de Goor: Influence of Bit Line Twisting on the Faulty Behavior of DRAMs. MTDT 2004: 32-37
2003
6EEIvo Schanstra, A. J. van de Goor: Consequences of RAM Bitline Twisting for Test Coverage. DATE 2003: 11176-11177
2002
5EEA. J. van de Goor, Ivo Schanstra: Address and Data Scrambling: Causes and Impact on Memory Tests. DELTA 2002: 128-136
1999
4 A. J. van de Goor, Ivo Schanstra: Industrial evaluation of stress combinations for march tests applied to SRAMs. ITC 1999: 983-992
1998
3EEIvo Schanstra, Dharmajaya Lukita, A. J. van de Goor, Kees Veelenturf, Paul J. van Wijnen: Semiconductor manufacturing process monitoring using built-in self-test for embedded memories. ITC 1998: 872-
1994
2 A. J. van de Goor, Yervant Zorian, Ivo Schanstra: Functional Tests for Ring-Address SRAM-type FIFOs. EDAC-ETC-EUROASIC 1994: 666
1 Yervant Zorian, A. J. van de Goor, Ivo Schanstra: An Effective BIST Scheme for Ring-Address Type FIFOs. ITC 1994: 378-387

Coauthor Index

1Zaid Al-Ars [7]
2A. J. van de Goor [1] [2] [3] [4] [5] [6] [7]
3Martin Herzog [7]
4Dharmajaya Lukita [3]
5Kees Veelenturf [3]
6Paul J. van Wijnen [3]
7Yervant Zorian [1] [2]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)