dblp.uni-trier.dewww.uni-trier.de

Manish Pandey

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

1999
6EEManish Pandey, Randal E. Bryant: Exploiting symmetry when verifying transistor-level circuits by symbolic trajectory evaluation. IEEE Trans. on CAD of Integrated Circuits and Systems 18(7): 918-935 (1999)
1997
5 Manish Pandey, Randal E. Bryant: Exploiting Symmetry When Verifying Transitor-Level Circuits by Symbolic Trajectory Evaluation. CAV 1997: 244-255
4EEManish Pandey, Richard Raimi, Randal E. Bryant, Magdy S. Abadir: Formal Verification of Content Addressable Memories Using Symbolic Trajectory Evaluation. DAC 1997: 167-172
1996
3EEManish Pandey, Richard Raimi, Derek L. Beatty, Randal E. Bryant: Formal Verification of PowerPC Arrays Using Symbolic Trajectory Evaluation. DAC 1996: 649-654
2 Neeta Ganguly, Magdy S. Abadir, Manish Pandey: PowerPCTM Array Verification Methodology using Formal Techniques. ITC 1996: 857-864
1995
1EEManish Pandey, Alok Jain, Randal E. Bryant, Derek L. Beatty, Gary York, Samir Jain: Extraction of finite state machines from transistor netlists by symbolic simulation. ICCD 1995: 596-601

Coauthor Index

1Magdy S. Abadir [2] [4]
2Derek L. Beatty [1] [3]
3Randal E. Bryant [1] [3] [4] [5] [6]
4Neeta Ganguly [2]
5Alok Jain [1]
6Samir Jain [1]
7Richard Raimi [3] [4]
8Gary York [1]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)