dblp.uni-trier.dewww.uni-trier.de

Pradip Mandal

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2009
17EETamal Das, Pradip Mandal: Switched-Capacitor Based Buck Converter Design Using Current Limiter for Better Efficiency and Output Ripple. VLSI Design 2009: 181-186
2008
16EESaurav Bandyopadhyay, Pradip Mandal, Stephen E. Ralph, Kenneth Pedrotti: Integrated TIA-Equalizer for High Speed Optical Link. VLSI Design 2008: 208-213
15EEKaushik Bhattacharyya, Pradip Mandal: A Low Voltage, Low Ripple, on Chip, Dual Switch-Capacitor Based Hybrid DC-DC Converter. VLSI Design 2008: 661-666
2006
14EEKshitij Yadav, Pradip Mandal: Design and Analysis of a VHF OTA-C Cell for Optimum Phase Response. APCCAS 2006: 1599-1602
13EER. G. Raghavendra, Pradip Mandal: An On-Chip Voltage Regulator with Improved Load Regulation and Light Load Power Efficiency. VLSI Design 2006: 331-336
2005
12EEGunjan Mandal, Pradip Mandal: Low-power LVDS receiver for 1.3Gbps physical layer (PHY) interface. ISCAS (3) 2005: 2180-2183
11EES. S. Prasad, Pradip Mandal: A single circuit solution for voltage sensors. ISCAS (4) 2005: 3865-3868
10EEDebashis Mandal, Pradip Mandal: High voltage tolerant output buffer design for mixed voltage interfaces. ISCAS (5) 2005: 4277-4280
9EEAshis Maity, R. G. Raghavendra, Pradip Mandal: On-Chip Voltage Regulator with Improved Transient Response. VLSI Design 2005: 522-527
2004
8 Gunjan Mandal, Pradip Mandal: Low power LVDS transmitter with low common mode variation for 1GB/s-per pin operation. ISCAS (1) 2004: 1120-1123
7EES. S. Prasad, Pradip Mandal: A CMOS Beta Multiplier Voltage Reference with Improved Temperature Performance and Silicon Tunability. VLSI Design 2004: 551-
6EEPradip Mandal: A Narrow Pulse- Suppressing Filter For Input Buffer. VLSI Design 2004: 701-704
2001
5EEPradip Mandal, V. Visvanathan: CMOS op-amp sizing using a geometric programming formulation. IEEE Trans. on CAD of Integrated Circuits and Systems 20(1): 22-38 (2001)
1999
4 Pradip Mandal, V. Visvanathan: A New Approach for CMOS Op-Amp Synthesis. VLSI Design 1999: 189-195
1997
3EEPradip Mandal, V. Visvanathan: A Self-Biased High Performance Folded Cascode CMOS Op-Amp. VLSI Design 1997: 429-434
1996
2EEPradip Mandal, V. Visvanathan: Design of high performance two stage CMOS cascode op-amps with stable biasing. VLSI Design 1996: 234-237
1993
1EEPradip Mandal, V. Visvanathan: Macromodeling of the A.C. characteristics of CMOS Op-amps. ICCAD 1993: 334-340

Coauthor Index

1Saurav Bandyopadhyay [16]
2Kaushik Bhattacharyya [15]
3Tamal Das [17]
4Ashis Maity [9]
5Debashis Mandal [10]
6Gunjan Mandal [8] [12]
7Kenneth Pedrotti [16]
8S. S. Prasad [7] [11]
9R. G. Raghavendra [9] [13]
10Stephen E. Ralph [16]
11V. Visvanathan [1] [2] [3] [4] [5]
12Kshitij Yadav [14]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)