2009 |
17 | EE | Tamal Das,
Pradip Mandal:
Switched-Capacitor Based Buck Converter Design Using Current Limiter for Better Efficiency and Output Ripple.
VLSI Design 2009: 181-186 |
2008 |
16 | EE | Saurav Bandyopadhyay,
Pradip Mandal,
Stephen E. Ralph,
Kenneth Pedrotti:
Integrated TIA-Equalizer for High Speed Optical Link.
VLSI Design 2008: 208-213 |
15 | EE | Kaushik Bhattacharyya,
Pradip Mandal:
A Low Voltage, Low Ripple, on Chip, Dual Switch-Capacitor Based Hybrid DC-DC Converter.
VLSI Design 2008: 661-666 |
2006 |
14 | EE | Kshitij Yadav,
Pradip Mandal:
Design and Analysis of a VHF OTA-C Cell for Optimum Phase Response.
APCCAS 2006: 1599-1602 |
13 | EE | R. G. Raghavendra,
Pradip Mandal:
An On-Chip Voltage Regulator with Improved Load Regulation and Light Load Power Efficiency.
VLSI Design 2006: 331-336 |
2005 |
12 | EE | Gunjan Mandal,
Pradip Mandal:
Low-power LVDS receiver for 1.3Gbps physical layer (PHY) interface.
ISCAS (3) 2005: 2180-2183 |
11 | EE | S. S. Prasad,
Pradip Mandal:
A single circuit solution for voltage sensors.
ISCAS (4) 2005: 3865-3868 |
10 | EE | Debashis Mandal,
Pradip Mandal:
High voltage tolerant output buffer design for mixed voltage interfaces.
ISCAS (5) 2005: 4277-4280 |
9 | EE | Ashis Maity,
R. G. Raghavendra,
Pradip Mandal:
On-Chip Voltage Regulator with Improved Transient Response.
VLSI Design 2005: 522-527 |
2004 |
8 | | Gunjan Mandal,
Pradip Mandal:
Low power LVDS transmitter with low common mode variation for 1GB/s-per pin operation.
ISCAS (1) 2004: 1120-1123 |
7 | EE | S. S. Prasad,
Pradip Mandal:
A CMOS Beta Multiplier Voltage Reference with Improved Temperature Performance and Silicon Tunability.
VLSI Design 2004: 551- |
6 | EE | Pradip Mandal:
A Narrow Pulse- Suppressing Filter For Input Buffer.
VLSI Design 2004: 701-704 |
2001 |
5 | EE | Pradip Mandal,
V. Visvanathan:
CMOS op-amp sizing using a geometric programming formulation.
IEEE Trans. on CAD of Integrated Circuits and Systems 20(1): 22-38 (2001) |
1999 |
4 | | Pradip Mandal,
V. Visvanathan:
A New Approach for CMOS Op-Amp Synthesis.
VLSI Design 1999: 189-195 |
1997 |
3 | EE | Pradip Mandal,
V. Visvanathan:
A Self-Biased High Performance Folded Cascode CMOS Op-Amp.
VLSI Design 1997: 429-434 |
1996 |
2 | EE | Pradip Mandal,
V. Visvanathan:
Design of high performance two stage CMOS cascode op-amps with stable biasing.
VLSI Design 1996: 234-237 |
1993 |
1 | EE | Pradip Mandal,
V. Visvanathan:
Macromodeling of the A.C. characteristics of CMOS Op-amps.
ICCAD 1993: 334-340 |