2008 |
11 | EE | Terrence S. T. Mak,
N. Pete Sedcole,
Peter Y. K. Cheung,
Wayne Luk:
High-throughput interconnect wave-pipelining for global communication in FPGAs.
FPGA 2008: 258 |
10 | EE | Terrence S. T. Mak,
Crescenzo D'Alessandro,
N. Pete Sedcole,
Peter Y. K. Cheung,
Alexandre Yakovlev,
Wayne Luk:
Implementation of Wave-Pipelined Interconnects in FPGAs.
NOCS 2008: 213-214 |
9 | EE | Terrence S. T. Mak,
N. Pete Sedcole,
Peter Y. K. Cheung,
Wayne Luk:
Interconnection lengths and delays estimation for communication links in FPGAs.
SLIP 2008: 1-10 |
8 | EE | Terrence S. T. Mak,
Crescenzo D'Alessandro,
N. Pete Sedcole,
Peter Y. K. Cheung,
Alexandre Yakovlev,
Wayne Luk:
Global interconnections in FPGAs: modeling and performance analysis.
SLIP 2008: 51-58 |
2007 |
7 | EE | Terrence S. T. Mak,
K. P. Lam,
H. S. Ng,
G. Rachmuth,
C.-S. Poon:
A Current-Mode Analog Circuit for Reinforcement Learning Problems.
ISCAS 2007: 1301-1304 |
6 | EE | Terrence S. T. Mak,
N. Pete Sedcole,
Peter Y. K. Cheung,
Wayne Luk,
K. P. Lam:
A Hybrid Analog-Digital Routing Network for NoC Dynamic Routing.
NOCS 2007: 173-182 |
2006 |
5 | EE | Terrence S. T. Mak,
N. Pete Sedcole,
Peter Y. K. Cheung,
Wayne Luk:
On-FPGA Communication Architectures and Design Factors.
FPL 2006: 1-8 |
2004 |
4 | EE | Terrence S. T. Mak,
K. P. Lam:
Embedded Computation of Maximum-Likelihood Phylogeny Inference Using Platform FPGA.
CSB 2004: 512-514 |
3 | EE | Terrence S. T. Mak,
K. P. Lam:
FPGA-Based Computation for Maximum Likelihood Phylogenetic Tree Evaluation.
FPL 2004: 1076-1079 |
2 | EE | Terrence S. T. Mak,
K. P. Lam:
On Computing Maximum Likelihood Phylogeny Using FPGA p.
FPL 2004: 1188 |
2003 |
1 | EE | Terrence S. T. Mak,
K. P. Lam:
High Speed GAML-based Phylogenetic Tree Reconstruction Using HW/SW Codesign.
CSB 2003: 470-473 |