| 2008 |
| 29 | EE | Chia-Tien Dan Lo,
Yi-Gang Tai:
Highly Space Efficient Counters for Perl Compatible Regular Expressions in FPGAs.
ARC 2008: 51-62 |
| 28 | EE | Yi-Gang Tai,
Chia-Tien Dan Lo,
Kleanthis Psarris:
Accelerating matrix decomposition with replications.
IPDPS 2008: 1-8 |
| 27 | EE | Chia-Tien Dan Lo,
Yi-Gang Tai,
Kleanthis Psarris:
Hardware implementation for network intrusion detection rules with regular expression support.
SAC 2008: 1535-1539 |
| 26 | EE | Huang-Chun Roan,
Wen-Jyi Hwang,
Wei-Jhih Huang,
Chia-Tien Dan Lo:
Network Intrusion Detection Based on Shift-OR Circuit.
J. Inf. Sci. Eng. 24(4): 1229-1239 (2008) |
| 2007 |
| 25 | EE | Mayumi Kato,
Chia-Tien Dan Lo:
Compression for Low Power Consumption in Battery-powered Handsets.
DCC 2007: 386 |
| 24 | EE | Yi-Gang Tai,
Chia-Tien Dan Lo,
Kleanthis Psarris:
Applying Out-of-Core QR Decomposition Algorithms on FPGA-Based Systems.
FPL 2007: 86-91 |
| 23 | EE | Chia-Tien Dan Lo,
J. Morris Chang:
FPGA-based reconfigurable computing III.
Microprocessors and Microsystems 31(8): 475-476 (2007) |
| 2006 |
| 22 | EE | Huang-Chun Roan,
Chien-Min Ou,
Wen-Jyi Hwang,
Chia-Tien Dan Lo:
Efficient Logic Circuit for Network Intrusion Detection.
EUC 2006: 776-784 |
| 21 | EE | Huang-Chun Roan,
Wen-Jyi Hwang,
Chia-Tien Dan Lo:
Shift-Or Circuit for Efficient Network Intrusion Detection Pattern Matching.
FPL 2006: 1-6 |
| 2005 |
| 20 | EE | Mayumi Kato,
Chia-Tien Dan Lo:
Hardware Solution to Java Compressed Heap.
FCCM 2005: 307-308 |
| 19 | EE | Mayumi Kato,
Chia-Tien Dan Lo:
Impact of Java Compressed Heap on Mobile/Wireless Communication.
ITCC (2) 2005: 2-7 |
| 2004 |
| 18 | EE | Mayumi Kato,
Chia-Tien Dan Lo:
Growing adaptation of computer science in Bioinfomatics.
ISICT 2004: 226-231 |
| 17 | EE | Mayumi Kato,
Chia-Tien Dan Lo:
A heap de/compression module for wireless Java.
PPPJ 2004: 91-99 |
| 16 | EE | Chia-Tien Dan Lo,
Witawas Srisa-an,
J. Morris Chang:
The design and analysis of a quantitative simulator for dynamic memory management
Journal of Systems and Software 72(3): 443-453 (2004) |
| 2003 |
| 15 | EE | Chia-Tien Dan Lo:
The Design of a Self-Maintained Memory Module for Real-Time Systems.
IWSOC 2003: 337-342 |
| 14 | EE | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
Active Memory Processor: A Hardware Garbage Collector for Real-Time Java Embedded Devices.
IEEE Trans. Mob. Comput. 2(2): 89-101 (2003) |
| 2002 |
| 13 | EE | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
Performance Enhancements to the Active Memory System.
ICCD 2002: 249- |
| 12 | EE | Chia-Tien Dan Lo,
Witawas Srisa-an,
J. Morris Chang:
A Multithreaded Concurrent Garbage Collector Parallelizing the New Instruction in Java.
IPDPS 2002 |
| 11 | EE | Chia-Tien Dan Lo,
J. Morris Chang,
Ophir Frieder,
David A. Grossman:
The Object Behavior of Java Object-Oriented Database Management Systems.
ITCC 2002: 247-253 |
| 10 | EE | J. Morris Chang,
Witawas Srisa-an,
Chia-Tien Dan Lo,
Edward F. Gehringer:
DMMX: Dynamic memory management extensions.
Journal of Systems and Software 63(3): 187-199 (2002) |
| 9 | EE | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
Object resizing and reclamation through the use of hardware bit-maps.
Microprocessors and Microsystems 25(9-10): 459-467 (2002) |
| 8 | EE | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
A performance perspective on the Active Memory System.
Microprocessors and Microsystems 26(9-10): 421-432 (2002) |
| 2001 |
| 7 | | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
A Performance Analysis of the Active Memory System.
ICCD 2001: 493-496 |
| 6 | EE | Chia-Tien Dan Lo,
Witawas Srisa-an,
J. Morris Chang:
A study of page replacement performance in garbage collection heap.
Journal of Systems and Software 58(3): 235-245 (2001) |
| 2000 |
| 5 | EE | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
Scalable Hardware-Algorithm for Mark-Sweep Garbage Collection.
EUROMICRO 2000: 1274-1281 |
| 4 | EE | J. Morris Chang,
Witawas Srisa-an,
Chia-Tien Dan Lo:
Architectural Support for Dynamic Memory Management.
ICCD 2000: 99-104 |
| 3 | EE | Witawas Srisa-an,
Chia-Tien Dan Lo,
J. Morris Chang:
A hardware implementation of realloc function.
Integration 28(2): 173-184 (2000) |
| 1999 |
| 2 | | Farn Wang,
Chia-Tien Dan Lo:
Procedure-Level Verification of Real-time Concurrent Systems.
Real-Time Systems 16(1): 81-114 (1999) |
| 1996 |
| 1 | | Farn Wang,
Chia-Tien Dan Lo:
Procedure-Level Verification of Real-time Concurrent Systems.
FME 1996: 682-701 |