2009 |
8 | EE | Young Hoon Kang,
Jeff Sondeen,
Jeffrey T. Draper:
Multicast routing with dynamic packet fragmentation.
ACM Great Lakes Symposium on VLSI 2009: 113-116 |
2006 |
7 | EE | Tim Barrett,
Sumit D. Mediratta,
Taek-Jun Kwon,
Ravinder Singh,
Sachit Chandra,
Jeff Sondeen,
Jeffrey T. Draper:
A double-data rate (DDR) processing-in-memory (PIM) device with wideword floating-point capability.
ISCAS 2006 |
2005 |
6 | EE | Sumit D. Mediratta,
Craig S. Steele,
Jeff Sondeen,
Jeffrey T. Draper:
An area-efficient and protected network interface for processing-in-memory systems.
ISCAS (3) 2005: 2951-2954 |
5 | EE | Taek-Jun Kwon,
Jeff Sondeen,
Jeffrey T. Draper:
Design trade-offs in floating-point unit implementation for embedded and processing-in-memory systems.
ISCAS (4) 2005: 3331-3334 |
4 | EE | Jaffrey Draper,
Tim Barrett,
Jeff Sondeen,
Sumit D. Mediratta,
Chang Woo Kang,
Ihn Kim,
Gokhan Daglikoca:
A Prototype Processing-In-Memory (PIM) Chip for the Data-Intensive Architecture (DIVA) System.
VLSI Signal Processing 40(1): 73-84 (2005) |
2004 |
3 | | Taek-Jun Kwon,
Joong-Seok Moon,
Jeff Sondeen,
Jeffrey T. Draper:
A 0.18 µm implementation of a floating-point unit for a processing-in-memory system.
ISCAS (2) 2004: 453-456 |
2 | EE | Sumit D. Mediratta,
Jeff Sondeen,
Jeffrey T. Draper:
An Area-Efficient Router for the Data-Intensive Architecture (DIVA) System.
VLSI Design 2004: 863-868 |
2002 |
1 | EE | Jeffrey T. Draper,
Jeff Sondeen,
Sumit D. Mediratta,
Ihn Kim:
Implementation of a 32-bit RISC Processor for the Data-Intensive Architecture Processing-In-Memory Chip.
ASAP 2002: 163-172 |