| 2007 |
| 8 | EE | Sumit D. Mediratta,
Jeffrey T. Draper:
Performance Evaluation of Probe-Send Fault-tolerant Network-on-chip Router.
ASAP 2007: 69-75 |
| 7 | EE | Sumit D. Mediratta,
Jeffrey T. Draper:
Characterization of a Fault-tolerant NoC Router.
ISCAS 2007: 381-384 |
| 2006 |
| 6 | EE | Tim Barrett,
Sumit D. Mediratta,
Taek-Jun Kwon,
Ravinder Singh,
Sachit Chandra,
Jeff Sondeen,
Jeffrey T. Draper:
A double-data rate (DDR) processing-in-memory (PIM) device with wideword floating-point capability.
ISCAS 2006 |
| 2005 |
| 5 | EE | Sumit D. Mediratta,
Jeffrey T. Draper:
Performance Analysis of User-Level PIM Communication in the Data IntensiVe Architecture (DIVA) System.
HiPC 2005: 407-419 |
| 4 | EE | Sumit D. Mediratta,
Craig S. Steele,
Jeff Sondeen,
Jeffrey T. Draper:
An area-efficient and protected network interface for processing-in-memory systems.
ISCAS (3) 2005: 2951-2954 |
| 3 | EE | Jaffrey Draper,
Tim Barrett,
Jeff Sondeen,
Sumit D. Mediratta,
Chang Woo Kang,
Ihn Kim,
Gokhan Daglikoca:
A Prototype Processing-In-Memory (PIM) Chip for the Data-Intensive Architecture (DIVA) System.
VLSI Signal Processing 40(1): 73-84 (2005) |
| 2004 |
| 2 | EE | Sumit D. Mediratta,
Jeff Sondeen,
Jeffrey T. Draper:
An Area-Efficient Router for the Data-Intensive Architecture (DIVA) System.
VLSI Design 2004: 863-868 |
| 2002 |
| 1 | EE | Jeffrey T. Draper,
Jeff Sondeen,
Sumit D. Mediratta,
Ihn Kim:
Implementation of a 32-bit RISC Processor for the Data-Intensive Architecture Processing-In-Memory Chip.
ASAP 2002: 163-172 |