dblp.uni-trier.dewww.uni-trier.de

Sumit D. Mediratta

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2007
8EESumit D. Mediratta, Jeffrey T. Draper: Performance Evaluation of Probe-Send Fault-tolerant Network-on-chip Router. ASAP 2007: 69-75
7EESumit D. Mediratta, Jeffrey T. Draper: Characterization of a Fault-tolerant NoC Router. ISCAS 2007: 381-384
2006
6EETim Barrett, Sumit D. Mediratta, Taek-Jun Kwon, Ravinder Singh, Sachit Chandra, Jeff Sondeen, Jeffrey T. Draper: A double-data rate (DDR) processing-in-memory (PIM) device with wideword floating-point capability. ISCAS 2006
2005
5EESumit D. Mediratta, Jeffrey T. Draper: Performance Analysis of User-Level PIM Communication in the Data IntensiVe Architecture (DIVA) System. HiPC 2005: 407-419
4EESumit D. Mediratta, Craig S. Steele, Jeff Sondeen, Jeffrey T. Draper: An area-efficient and protected network interface for processing-in-memory systems. ISCAS (3) 2005: 2951-2954
3EEJaffrey Draper, Tim Barrett, Jeff Sondeen, Sumit D. Mediratta, Chang Woo Kang, Ihn Kim, Gokhan Daglikoca: A Prototype Processing-In-Memory (PIM) Chip for the Data-Intensive Architecture (DIVA) System. VLSI Signal Processing 40(1): 73-84 (2005)
2004
2EESumit D. Mediratta, Jeff Sondeen, Jeffrey T. Draper: An Area-Efficient Router for the Data-Intensive Architecture (DIVA) System. VLSI Design 2004: 863-868
2002
1EEJeffrey T. Draper, Jeff Sondeen, Sumit D. Mediratta, Ihn Kim: Implementation of a 32-bit RISC Processor for the Data-Intensive Architecture Processing-In-Memory Chip. ASAP 2002: 163-172

Coauthor Index

1Tim Barrett [3] [6]
2Sachit Chandra [6]
3Gokhan Daglikoca [3]
4Jaffrey Draper [3]
5Jeffrey T. Draper [1] [2] [4] [5] [6] [7] [8]
6Chang Woo Kang [3]
7Ihn Kim [1] [3]
8Taek-Jun Kwon [6]
9Ravinder Singh [6]
10Jeff Sondeen [1] [2] [3] [4] [6]
11Craig S. Steele [4]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)