2008 |
7 | EE | Junichi Fujikata,
Kenichi Nishi,
Akiko Gomyo,
Jun Ushida,
Tsutomu Ishi,
Hiroaki Yukawa,
Daisuke Okamoto,
Masafumi Nakada,
Takanori Shimizu,
Masao Kinoshita,
Koichi Nose,
Masayuki Mizuno,
Tai Tsuchizawa,
Toshifumi Watanabe,
Koji Yamada,
Seiichi Itabashi,
Keishi Ohashi:
LSI On-Chip Optical Interconnection with Si Nano-Photonics.
IEICE Transactions 91-C(2): 131-137 (2008) |
2002 |
6 | EE | Koichi Nose,
Takayasu Sakurai:
Power-conscious interconnect buffer optimization with improved modeling of driver MOSFET and Its implications to bulk and SOI CMOS technology.
ISLPED 2002: 24-29 |
2001 |
5 | EE | Masayuki Hirabayashi,
Koichi Nose,
Takayasu Sakurai:
Design methodology and optimization strategy for dual-VTH scheme using commercially available tools.
ISLPED 2001: 283-286 |
2000 |
4 | EE | Koichi Nose,
Takayasu Sakurai:
Optimization of VDD and VTH for low-power and high speed applications.
ASP-DAC 2000: 469-474 |
3 | EE | Koichi Nose,
Soo-Ik Chae,
Takayasu Sakurai:
Voltage dependent gate capacitance and its impact in estimating power and delay of CMOS digital circuits with low supply voltage (poster session).
ISLPED 2000: 228-230 |
2 | EE | Koichi Nose,
Takayasu Sakurai:
Analysis and future trend of short-circuit power.
IEEE Trans. on CAD of Integrated Circuits and Systems 19(9): 1023-1030 (2000) |
1998 |
1 | EE | Koichi Nose,
Takayasu Sakurai:
Integrated Current Sensing Device for Micro IDDQ Test.
Asian Test Symposium 1998: 323-326 |