dblp.uni-trier.dewww.uni-trier.de

Mohammad M. Mansour

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2005
9EEMohammad M. Mansour, Naresh R. Shanbhag: A Novel Design Methodology for High-Performance Programmable Decoder Cores for AA-LDPC Codes. VLSI Signal Processing 40(3): 371-382 (2005)
2004
8EEMakram M. Mansour, Mohammad M. Mansour, Amit Mehrotra: Analysis of MOS cross-coupled LC-tank oscillators using short-channel device equations. ASP-DAC 2004: 181-185
2003
7EEMohammad M. Mansour, Naresh R. Shanbhag: Architecture-aware low-density parity-check codes. ISCAS (2) 2003: 57-60
6EEMakram M. Mansour, Mohammad M. Mansour, Amit Mehrotra: Parameterized Macrocells with Accurate Delay Models for Core-Based Designs. ISQED 2003: 319-
5EEMakram M. Mansour, Mohammad M. Mansour, Amit Mehrotra: Modified Sakurai-Newton Current Model and its Applications to CMOS Digital Circuit Design. ISVLSI 2003: 62-69
4EEMohammad M. Mansour, Naresh R. Shanbhag: VLSI architectures for SISO-APP decoders. IEEE Trans. VLSI Syst. 11(4): 627-650 (2003)
3EEMohammad M. Mansour, Naresh R. Shanbhag: High-throughput LDPC decoders. IEEE Trans. VLSI Syst. 11(6): 976-996 (2003)
2002
2EEMohammad M. Mansour, Naresh R. Shanbhag: Simplified current and delay models for deep submicron CMOS digital circuits. ISCAS (5) 2002: 109-112
1EEMohammad M. Mansour, Naresh R. Shanbhag: Low-power VLSI decoder architectures for LDPC codes. ISLPED 2002: 284-289

Coauthor Index

1Makram M. Mansour [5] [6] [8]
2Amit Mehrotra [5] [6] [8]
3Naresh R. Shanbhag [1] [2] [3] [4] [7] [9]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)