2005 |
9 | EE | Mohammad M. Mansour,
Naresh R. Shanbhag:
A Novel Design Methodology for High-Performance Programmable Decoder Cores for AA-LDPC Codes.
VLSI Signal Processing 40(3): 371-382 (2005) |
2004 |
8 | EE | Makram M. Mansour,
Mohammad M. Mansour,
Amit Mehrotra:
Analysis of MOS cross-coupled LC-tank oscillators using short-channel device equations.
ASP-DAC 2004: 181-185 |
2003 |
7 | EE | Mohammad M. Mansour,
Naresh R. Shanbhag:
Architecture-aware low-density parity-check codes.
ISCAS (2) 2003: 57-60 |
6 | EE | Makram M. Mansour,
Mohammad M. Mansour,
Amit Mehrotra:
Parameterized Macrocells with Accurate Delay Models for Core-Based Designs.
ISQED 2003: 319- |
5 | EE | Makram M. Mansour,
Mohammad M. Mansour,
Amit Mehrotra:
Modified Sakurai-Newton Current Model and its Applications to CMOS Digital Circuit Design.
ISVLSI 2003: 62-69 |
4 | EE | Mohammad M. Mansour,
Naresh R. Shanbhag:
VLSI architectures for SISO-APP decoders.
IEEE Trans. VLSI Syst. 11(4): 627-650 (2003) |
3 | EE | Mohammad M. Mansour,
Naresh R. Shanbhag:
High-throughput LDPC decoders.
IEEE Trans. VLSI Syst. 11(6): 976-996 (2003) |
2002 |
2 | EE | Mohammad M. Mansour,
Naresh R. Shanbhag:
Simplified current and delay models for deep submicron CMOS digital circuits.
ISCAS (5) 2002: 109-112 |
1 | EE | Mohammad M. Mansour,
Naresh R. Shanbhag:
Low-power VLSI decoder architectures for LDPC codes.
ISLPED 2002: 284-289 |