2008 |
24 | EE | Yu-Kun Lin,
De-Wei Li,
Chia-Chun Lin,
Tzu-Yun Kuo,
Sian-Jin Wu,
Wei-Cheng Tai,
Wei-Cheng Chang,
Tian-Sheuan Chang:
A 242mW, 10mm21080p H.264/AVC high profile encoder chip.
DAC 2008: 78-83 |
23 | EE | Jing-Chu Chan,
Nelson Yen-Chung Chang,
Tian-Sheuan Chang:
ISID : In-order scan and indexed diffusion segmentation algorithm for stereo vision.
ISCAS 2008: 3478-3481 |
22 | EE | Tsung-Hsien Tsai,
Nelson Yen-Chung Chang,
Tian-Sheuan Chang:
Data reuse analysis of local stereo matching.
ISCAS 2008: 812-815 |
21 | EE | Sin-Bor Wang,
Tian-Sheuan Chang:
Adaptive De-Interlacing With Robust Overlapped Block Motion Compensation.
IEEE Trans. Circuits Syst. Video Techn. 18(10): 1437-1440 (2008) |
20 | EE | Hui-Cheng Hsu,
Kun-Bin Lee,
Nelson Yen-Chung Chang,
Tian-Sheuan Chang:
Architecture Design of Shape-Adaptive Discrete Cosine Transform and Its Inverse for MPEG-4 Video Coding.
IEEE Trans. Circuits Syst. Video Techn. 18(3): 375-386 (2008) |
2007 |
19 | EE | Yu-Cheng Tseng,
Nelson Yen-Chung Chang,
Tian-Sheuan Chang:
Low Memory Cost Block-Based Belief Propagation for Stereo Correspondence.
ICME 2007: 1415-1418 |
18 | EE | Nelson Yen-Chung Chang,
Ting-Min Lin,
Tsung-Hsien Tsai,
Yu-Cheng Tseng,
Tian-Sheuan Chang:
Real-Time DSP Implementation on Local Stereo Matching.
ICME 2007: 2090-2093 |
2006 |
17 | EE | Tzu-Yun Kuo,
Yu-Kun Lin,
Tian-Sheuan Chang:
A Memory Bandwidth Optimized Interpolator for Motion Compensation in the H.264 Video Decoding.
APCCAS 2006: 1244-1247 |
16 | EE | Chia-Chun Lin,
Yu-Kun Lin,
Tian-Sheuan Chang:
A Fast Algorithm and Its Architecture for Motion Estimation in MPEG-4 AVC/H.264 Video Coding.
APCCAS 2006: 1248-1251 |
15 | EE | Jia-Bin Huang,
Yu-Kun Lin,
Tian-Sheuan Chang:
A Display Order Oriented Scalable Video Decoder.
APCCAS 2006: 1976-1979 |
14 | EE | Min-Chi Tsai,
Tian-Sheuan Chang:
High Performance Context Adaptive Variable Length Coding Encoder for MPEG-4 AVC/H.264 Video Coding.
APCCAS 2006: 586-589 |
13 | EE | Hung-Chih Lin,
Yu-Jen Wang,
Kai-Ting Cheng,
Shang-Yu Yeh,
Wei-Nien Chen,
Chia-Yang Tsai,
Tian-Sheuan Chang,
Hsueh-Ming Hang:
Algorithms and DSP implementation of H.264/AVC.
ASP-DAC 2006: 742-749 |
12 | EE | Chao-Chung Cheng,
Chun-Wei Ku,
Tian-Sheuan Chang:
A 1280×720 pixels 30 frames/s H.264/MPEG-4 AVC intra encoder.
ISCAS 2006 |
11 | EE | Yu-Jen Wang,
Chao-Chung Cheng,
Tian-Sheuan Chang:
A fast fractional pel motion estimation algorithm for H.264/MPEG-4 AVC.
ISCAS 2006 |
10 | EE | Guo-Shiuan Yu,
Tian-Sheuan Chang:
A zero-skipping multi-symbol CAVLC decoder for MPEG-4 AVC/H.264.
ISCAS 2006 |
9 | EE | Nelson Yen-Chung Chang,
Tian-Sheuan Chang:
Combined Frame Memory Motion Compensation for Video Coding.
IEEE Trans. Circuits Syst. Video Techn. 16(10): 1280-1285 (2006) |
2005 |
8 | EE | Hao-Yun Chin,
Chao-Chung Cheng,
Yu-Kun Lin,
Tian-Sheuan Chang:
A bandwidth efficient subsampling-based block matching architecture for motion estimation.
ASP-DAC 2005: 7-8 |
7 | EE | Yu-Kun Lin,
Tian-Sheuan Chang:
Fast block type decision algorithm for intra prediction in H.264 FRext.
ICIP (1) 2005: 585-588 |
6 | EE | Chao-Chung Cheng,
Tian-Sheuan Chang:
Fast three step intra prediction algorithm for 4×4 blocks in H.264.
ISCAS (2) 2005: 1509-1512 |
5 | EE | Nelson Yen-Chung Chang,
Tian-Sheuan Chang:
Combined frame memory architecture for motion compensation in video decoding.
ISCAS (2) 2005: 1806-1809 |
4 | EE | Hun-Chen Chen,
Jiun-In Guo,
Tian-Sheuan Chang,
Chein-Wei Jen:
A memory-efficient realization of cyclic convolution and its application to discrete cosine transform.
IEEE Trans. Circuits Syst. Video Techn. 15(3): 445-453 (2005) |
3 | EE | Hun-Chen Chen,
Tian-Sheuan Chang,
Jiun-In Guo,
Chein-Wei Jen:
The Long Length DHT Design with a New Hardware Efficient Distributed Arithmetic Approach and Cyclic Preserving Partitioning.
IEICE Transactions 88-C(5): 1061-1069 (2005) |
2002 |
2 | | Jen-Chieh Tuan,
Tian-Sheuan Chang,
Chein-Wei Jen:
On the data reuse and memory bandwidth analysis for full-search block-matching VLSI architecture.
IEEE Trans. Circuits Syst. Video Techn. 12(1): 61-72 (2002) |
2000 |
1 | | Tian-Sheuan Chang,
Chin-Sheng Kung,
Chein-Wei Jen:
A simple processor core design for DCT/IDCT.
IEEE Trans. Circuits Syst. Video Techn. 10(3): 439-447 (2000) |